12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834 |
- #ifndef __STM8S_H
- #define __STM8S_H
-
-
-
-
-
-
-
-
-
-
-
-
-
-
- #if !defined (STM8S208) && !defined (STM8S207) && !defined (STM8S105) && \
- !defined (STM8S103) && !defined (STM8S903) && !defined (STM8AF52Ax) && \
- !defined (STM8AF62Ax) && !defined (STM8AF626x) && !defined (STM8S007) && \
- !defined (STM8S003)&& !defined (STM8S005) && !defined(STM8S001) && !defined (STM8AF622x)
- #error "Please select first the target STM8S/A device used in your application (in stm8s.h file)"
- #endif
- #if defined(__CSMC__)
- #define _COSMIC_
- #elif defined(__RCST7__)
- #define _RAISONANCE_
- #elif defined(__ICCSTM8__)
- #define _IAR_
- #else
- #error "Unsupported Compiler!"
- #endif
- #if !defined USE_STDPERIPH_DRIVER
- #define USE_STDPERIPH_DRIVER
- #endif
- #if !defined HSE_Value
- #if defined (STM8S208) || defined (STM8S207) || defined (STM8S007) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax) || defined (STM8AF622x)
- #define HSE_VALUE ((uint32_t)24000000)
- #else
- #define HSE_VALUE ((uint32_t)16000000)
- #endif
- #endif
- #define HSI_VALUE ((uint32_t)16000000)
- #define LSI_VALUE ((uint32_t)128000)
- #ifdef _COSMIC_
- #define FAR @far
- #define NEAR @near
- #define TINY @tiny
- #define EEPROM @eeprom
- #define CONST const
- #elif defined (_RAISONANCE_)
- #define FAR far
- #define NEAR data
- #define TINY page0
- #define EEPROM eeprom
- #define CONST code
- #if defined (STM8S208) || defined (STM8S207) || defined (STM8S007) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax)
-
- #define MEMCPY fmemcpy
- #else
-
- #define MEMCPY memcpy
- #endif
- #else
- #define FAR __far
- #define NEAR __near
- #define TINY __tiny
- #define EEPROM __eeprom
- #define CONST const
- #endif
- #if defined (STM8S105) || defined (STM8S005) || defined (STM8S103) || defined (STM8S003) || \
- defined (STM8S001) || defined (STM8S903) || defined (STM8AF626x) || defined (STM8AF622x)
- #define PointerAttr NEAR
- #define MemoryAddressCast uint16_t
- #else
- #define PointerAttr FAR
- #define MemoryAddressCast uint32_t
- #endif
- #if !defined (RAM_EXECUTION)
- #endif
- #ifdef RAM_EXECUTION
- #ifdef _COSMIC_
- #define IN_RAM(a) a
- #elif defined (_RAISONANCE_)
- #define IN_RAM(a) a inram
- #else
- #define IN_RAM(a) __ramfunc a
- #endif
- #else
- #define IN_RAM(a) a
- #endif
- #define __STM8S_STDPERIPH_VERSION_MAIN ((uint8_t)0x02)
- #define __STM8S_STDPERIPH_VERSION_SUB1 ((uint8_t)0x03)
- #define __STM8S_STDPERIPH_VERSION_SUB2 ((uint8_t)0x00)
- #define __STM8S_STDPERIPH_VERSION_RC ((uint8_t)0x00)
- #define __STM8S_STDPERIPH_VERSION ( (__STM8S_STDPERIPH_VERSION_MAIN << 24)\
- |(__STM8S_STDPERIPH_VERSION_SUB1 << 16)\
- |(__STM8S_STDPERIPH_VERSION_SUB2 << 8)\
- |(__STM8S_STDPERIPH_VERSION_RC))
- #define __I volatile const
- #define __O volatile
- #define __IO volatile
- typedef signed char int8_t;
- typedef signed short int16_t;
- typedef signed long int32_t;
- typedef unsigned char uint8_t;
- typedef unsigned short uint16_t;
- typedef unsigned long uint32_t;
- typedef int32_t s32;
- typedef int16_t s16;
- typedef int8_t s8;
- typedef uint32_t u32;
- typedef uint16_t u16;
- typedef uint8_t u8;
- typedef enum {FALSE = 0, TRUE = !FALSE} bool;
- typedef enum {RESET = 0, SET = !RESET} FlagStatus, ITStatus, BitStatus, BitAction;
- typedef enum {DISABLE = 0, ENABLE = !DISABLE} FunctionalState;
- #define IS_FUNCTIONALSTATE_OK(STATE) (((STATE) == DISABLE) || ((STATE) == ENABLE))
- typedef enum {ERROR = 0, SUCCESS = !ERROR} ErrorStatus;
- #define U8_MAX (255)
- #define S8_MAX (127)
- #define S8_MIN (-128)
- #define U16_MAX (65535u)
- #define S16_MAX (32767)
- #define S16_MIN (-32768)
- #define U32_MAX (4294967295uL)
- #define S32_MAX (2147483647)
- #define S32_MIN (-2147483648uL)
-
- typedef struct GPIO_struct
- {
- __IO uint8_t ODR;
- __IO uint8_t IDR;
- __IO uint8_t DDR;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- }
- GPIO_TypeDef;
- #define GPIO_ODR_RESET_VALUE ((uint8_t)0x00)
- #define GPIO_DDR_RESET_VALUE ((uint8_t)0x00)
- #define GPIO_CR1_RESET_VALUE ((uint8_t)0x00)
- #define GPIO_CR2_RESET_VALUE ((uint8_t)0x00)
- #if defined(STM8S105) || defined(STM8S005) || defined(STM8S103) || defined(STM8S003) || \
- defined(STM8S001) || defined(STM8S903) || defined(STM8AF626x) || defined(STM8AF622x)
- typedef struct ADC1_struct
- {
- __IO uint8_t DB0RH;
- __IO uint8_t DB0RL;
- __IO uint8_t DB1RH;
- __IO uint8_t DB1RL;
- __IO uint8_t DB2RH;
- __IO uint8_t DB2RL;
- __IO uint8_t DB3RH;
- __IO uint8_t DB3RL;
- __IO uint8_t DB4RH;
- __IO uint8_t DB4RL;
- __IO uint8_t DB5RH;
- __IO uint8_t DB5RL;
- __IO uint8_t DB6RH;
- __IO uint8_t DB6RL;
- __IO uint8_t DB7RH;
- __IO uint8_t DB7RL;
- __IO uint8_t DB8RH;
- __IO uint8_t DB8RL;
- __IO uint8_t DB9RH;
- __IO uint8_t DB9RL;
- uint8_t RESERVED[12];
- __IO uint8_t CSR;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t CR3;
- __IO uint8_t DRH;
- __IO uint8_t DRL;
- __IO uint8_t TDRH;
- __IO uint8_t TDRL;
- __IO uint8_t HTRH;
- __IO uint8_t HTRL;
- __IO uint8_t LTRH;
- __IO uint8_t LTRL;
- __IO uint8_t AWSRH;
- __IO uint8_t AWSRL;
- __IO uint8_t AWCRH;
- __IO uint8_t AWCRL;
- }
- ADC1_TypeDef;
- #define ADC1_CSR_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_CR1_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_CR2_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_CR3_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_TDRL_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_TDRH_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_HTRL_RESET_VALUE ((uint8_t)0x03)
- #define ADC1_HTRH_RESET_VALUE ((uint8_t)0xFF)
- #define ADC1_LTRH_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_LTRL_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_AWCRH_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_AWCRL_RESET_VALUE ((uint8_t)0x00)
- #define ADC1_CSR_EOC ((uint8_t)0x80)
- #define ADC1_CSR_AWD ((uint8_t)0x40)
- #define ADC1_CSR_EOCIE ((uint8_t)0x20)
- #define ADC1_CSR_AWDIE ((uint8_t)0x10)
- #define ADC1_CSR_CH ((uint8_t)0x0F)
- #define ADC1_CR1_SPSEL ((uint8_t)0x70)
- #define ADC1_CR1_CONT ((uint8_t)0x02)
- #define ADC1_CR1_ADON ((uint8_t)0x01)
- #define ADC1_CR2_EXTTRIG ((uint8_t)0x40)
- #define ADC1_CR2_EXTSEL ((uint8_t)0x30)
- #define ADC1_CR2_ALIGN ((uint8_t)0x08)
- #define ADC1_CR2_SCAN ((uint8_t)0x02)
- #define ADC1_CR3_DBUF ((uint8_t)0x80)
- #define ADC1_CR3_OVR ((uint8_t)0x40)
- #endif
- #if defined(STM8S208) || defined(STM8S207) || defined (STM8S007) || defined (STM8AF52Ax) || defined (STM8AF62Ax)
- typedef struct ADC2_struct
- {
- __IO uint8_t CSR;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- uint8_t RESERVED;
- __IO uint8_t DRH;
- __IO uint8_t DRL;
- __IO uint8_t TDRH;
- __IO uint8_t TDRL;
- }
- ADC2_TypeDef;
- #define ADC2_CSR_RESET_VALUE ((uint8_t)0x00)
- #define ADC2_CR1_RESET_VALUE ((uint8_t)0x00)
- #define ADC2_CR2_RESET_VALUE ((uint8_t)0x00)
- #define ADC2_TDRL_RESET_VALUE ((uint8_t)0x00)
- #define ADC2_TDRH_RESET_VALUE ((uint8_t)0x00)
- #define ADC2_CSR_EOC ((uint8_t)0x80)
- #define ADC2_CSR_EOCIE ((uint8_t)0x20)
- #define ADC2_CSR_CH ((uint8_t)0x0F)
- #define ADC2_CR1_SPSEL ((uint8_t)0x70)
- #define ADC2_CR1_CONT ((uint8_t)0x02)
- #define ADC2_CR1_ADON ((uint8_t)0x01)
- #define ADC2_CR2_EXTTRIG ((uint8_t)0x40)
- #define ADC2_CR2_EXTSEL ((uint8_t)0x30)
- #define ADC2_CR2_ALIGN ((uint8_t)0x08)
- #endif
- typedef struct AWU_struct
- {
- __IO uint8_t CSR;
- __IO uint8_t APR;
- __IO uint8_t TBR;
- }
- AWU_TypeDef;
- #define AWU_CSR_RESET_VALUE ((uint8_t)0x00)
- #define AWU_APR_RESET_VALUE ((uint8_t)0x3F)
- #define AWU_TBR_RESET_VALUE ((uint8_t)0x00)
- #define AWU_CSR_AWUF ((uint8_t)0x20)
- #define AWU_CSR_AWUEN ((uint8_t)0x10)
- #define AWU_CSR_MSR ((uint8_t)0x01)
- #define AWU_APR_APR ((uint8_t)0x3F)
- #define AWU_TBR_AWUTB ((uint8_t)0x0F)
- typedef struct BEEP_struct
- {
- __IO uint8_t CSR;
- }
- BEEP_TypeDef;
- #define BEEP_CSR_RESET_VALUE ((uint8_t)0x1F)
- #define BEEP_CSR_BEEPSEL ((uint8_t)0xC0)
- #define BEEP_CSR_BEEPEN ((uint8_t)0x20)
- #define BEEP_CSR_BEEPDIV ((uint8_t)0x1F)
- typedef struct CLK_struct
- {
- __IO uint8_t ICKR;
- __IO uint8_t ECKR;
- uint8_t RESERVED;
- __IO uint8_t CMSR;
- __IO uint8_t SWR;
- __IO uint8_t SWCR;
- __IO uint8_t CKDIVR;
- __IO uint8_t PCKENR1;
- __IO uint8_t CSSR;
- __IO uint8_t CCOR;
- __IO uint8_t PCKENR2;
- uint8_t RESERVED1;
- __IO uint8_t HSITRIMR;
- __IO uint8_t SWIMCCR;
- }
- CLK_TypeDef;
- #define CLK_ICKR_RESET_VALUE ((uint8_t)0x01)
- #define CLK_ECKR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_CMSR_RESET_VALUE ((uint8_t)0xE1)
- #define CLK_SWR_RESET_VALUE ((uint8_t)0xE1)
- #define CLK_SWCR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_CKDIVR_RESET_VALUE ((uint8_t)0x18)
- #define CLK_PCKENR1_RESET_VALUE ((uint8_t)0xFF)
- #define CLK_PCKENR2_RESET_VALUE ((uint8_t)0xFF)
- #define CLK_CSSR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_CCOR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_HSITRIMR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_SWIMCCR_RESET_VALUE ((uint8_t)0x00)
- #define CLK_ICKR_SWUAH ((uint8_t)0x20)
- #define CLK_ICKR_LSIRDY ((uint8_t)0x10)
- #define CLK_ICKR_LSIEN ((uint8_t)0x08)
- #define CLK_ICKR_FHWU ((uint8_t)0x04)
- #define CLK_ICKR_HSIRDY ((uint8_t)0x02)
- #define CLK_ICKR_HSIEN ((uint8_t)0x01)
- #define CLK_ECKR_HSERDY ((uint8_t)0x02)
- #define CLK_ECKR_HSEEN ((uint8_t)0x01)
- #define CLK_CMSR_CKM ((uint8_t)0xFF)
- #define CLK_SWR_SWI ((uint8_t)0xFF)
- #define CLK_SWCR_SWIF ((uint8_t)0x08)
- #define CLK_SWCR_SWIEN ((uint8_t)0x04)
- #define CLK_SWCR_SWEN ((uint8_t)0x02)
- #define CLK_SWCR_SWBSY ((uint8_t)0x01)
- #define CLK_CKDIVR_HSIDIV ((uint8_t)0x18)
- #define CLK_CKDIVR_CPUDIV ((uint8_t)0x07)
- #define CLK_PCKENR1_TIM1 ((uint8_t)0x80)
- #define CLK_PCKENR1_TIM3 ((uint8_t)0x40)
- #define CLK_PCKENR1_TIM2 ((uint8_t)0x20)
- #define CLK_PCKENR1_TIM5 ((uint8_t)0x20)
- #define CLK_PCKENR1_TIM4 ((uint8_t)0x10)
- #define CLK_PCKENR1_TIM6 ((uint8_t)0x10)
- #define CLK_PCKENR1_UART3 ((uint8_t)0x08)
- #define CLK_PCKENR1_UART2 ((uint8_t)0x08)
- #define CLK_PCKENR1_UART1 ((uint8_t)0x04)
- #define CLK_PCKENR1_SPI ((uint8_t)0x02)
- #define CLK_PCKENR1_I2C ((uint8_t)0x01)
- #define CLK_PCKENR2_CAN ((uint8_t)0x80)
- #define CLK_PCKENR2_ADC ((uint8_t)0x08)
- #define CLK_PCKENR2_AWU ((uint8_t)0x04)
- #define CLK_CSSR_CSSD ((uint8_t)0x08)
- #define CLK_CSSR_CSSDIE ((uint8_t)0x04)
- #define CLK_CSSR_AUX ((uint8_t)0x02)
- #define CLK_CSSR_CSSEN ((uint8_t)0x01)
- #define CLK_CCOR_CCOBSY ((uint8_t)0x40)
- #define CLK_CCOR_CCORDY ((uint8_t)0x20)
- #define CLK_CCOR_CCOSEL ((uint8_t)0x1E)
- #define CLK_CCOR_CCOEN ((uint8_t)0x01)
- #define CLK_HSITRIMR_HSITRIM ((uint8_t)0x07)
- #define CLK_SWIMCCR_SWIMDIV ((uint8_t)0x01)
- typedef struct TIM1_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t SMCR;
- __IO uint8_t ETR;
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t SR2;
- __IO uint8_t EGR;
- __IO uint8_t CCMR1;
- __IO uint8_t CCMR2;
- __IO uint8_t CCMR3;
- __IO uint8_t CCMR4;
- __IO uint8_t CCER1;
- __IO uint8_t CCER2;
- __IO uint8_t CNTRH;
- __IO uint8_t CNTRL;
- __IO uint8_t PSCRH;
- __IO uint8_t PSCRL;
- __IO uint8_t ARRH;
- __IO uint8_t ARRL;
- __IO uint8_t RCR;
- __IO uint8_t CCR1H;
- __IO uint8_t CCR1L;
- __IO uint8_t CCR2H;
- __IO uint8_t CCR2L;
- __IO uint8_t CCR3H;
- __IO uint8_t CCR3L;
- __IO uint8_t CCR4H;
- __IO uint8_t CCR4L;
- __IO uint8_t BKR;
- __IO uint8_t DTR;
- __IO uint8_t OISR;
- }
- TIM1_TypeDef;
- #define TIM1_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_SMCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_ETR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_SR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCMR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCMR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCMR3_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCMR4_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCER1_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCER2_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CNTRH_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CNTRL_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_PSCRH_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_PSCRL_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_ARRH_RESET_VALUE ((uint8_t)0xFF)
- #define TIM1_ARRL_RESET_VALUE ((uint8_t)0xFF)
- #define TIM1_RCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR1H_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR1L_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR2H_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR2L_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR3H_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR3L_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR4H_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CCR4L_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_BKR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_DTR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_OISR_RESET_VALUE ((uint8_t)0x00)
- #define TIM1_CR1_ARPE ((uint8_t)0x80)
- #define TIM1_CR1_CMS ((uint8_t)0x60)
- #define TIM1_CR1_DIR ((uint8_t)0x10)
- #define TIM1_CR1_OPM ((uint8_t)0x08)
- #define TIM1_CR1_URS ((uint8_t)0x04)
- #define TIM1_CR1_UDIS ((uint8_t)0x02)
- #define TIM1_CR1_CEN ((uint8_t)0x01)
- #define TIM1_CR2_TI1S ((uint8_t)0x80)
- #define TIM1_CR2_MMS ((uint8_t)0x70)
- #define TIM1_CR2_COMS ((uint8_t)0x04)
- #define TIM1_CR2_CCPC ((uint8_t)0x01)
- #define TIM1_SMCR_MSM ((uint8_t)0x80)
- #define TIM1_SMCR_TS ((uint8_t)0x70)
- #define TIM1_SMCR_SMS ((uint8_t)0x07)
- #define TIM1_ETR_ETP ((uint8_t)0x80)
- #define TIM1_ETR_ECE ((uint8_t)0x40)
- #define TIM1_ETR_ETPS ((uint8_t)0x30)
- #define TIM1_ETR_ETF ((uint8_t)0x0F)
- #define TIM1_IER_BIE ((uint8_t)0x80)
- #define TIM1_IER_TIE ((uint8_t)0x40)
- #define TIM1_IER_COMIE ((uint8_t)0x20)
- #define TIM1_IER_CC4IE ((uint8_t)0x10)
- #define TIM1_IER_CC3IE ((uint8_t)0x08)
- #define TIM1_IER_CC2IE ((uint8_t)0x04)
- #define TIM1_IER_CC1IE ((uint8_t)0x02)
- #define TIM1_IER_UIE ((uint8_t)0x01)
- #define TIM1_SR1_BIF ((uint8_t)0x80)
- #define TIM1_SR1_TIF ((uint8_t)0x40)
- #define TIM1_SR1_COMIF ((uint8_t)0x20)
- #define TIM1_SR1_CC4IF ((uint8_t)0x10)
- #define TIM1_SR1_CC3IF ((uint8_t)0x08)
- #define TIM1_SR1_CC2IF ((uint8_t)0x04)
- #define TIM1_SR1_CC1IF ((uint8_t)0x02)
- #define TIM1_SR1_UIF ((uint8_t)0x01)
- #define TIM1_SR2_CC4OF ((uint8_t)0x10)
- #define TIM1_SR2_CC3OF ((uint8_t)0x08)
- #define TIM1_SR2_CC2OF ((uint8_t)0x04)
- #define TIM1_SR2_CC1OF ((uint8_t)0x02)
- #define TIM1_EGR_BG ((uint8_t)0x80)
- #define TIM1_EGR_TG ((uint8_t)0x40)
- #define TIM1_EGR_COMG ((uint8_t)0x20)
- #define TIM1_EGR_CC4G ((uint8_t)0x10)
- #define TIM1_EGR_CC3G ((uint8_t)0x08)
- #define TIM1_EGR_CC2G ((uint8_t)0x04)
- #define TIM1_EGR_CC1G ((uint8_t)0x02)
- #define TIM1_EGR_UG ((uint8_t)0x01)
- #define TIM1_CCMR_ICxPSC ((uint8_t)0x0C)
- #define TIM1_CCMR_ICxF ((uint8_t)0xF0)
- #define TIM1_CCMR_OCM ((uint8_t)0x70)
- #define TIM1_CCMR_OCxPE ((uint8_t)0x08)
- #define TIM1_CCMR_OCxFE ((uint8_t)0x04)
- #define TIM1_CCMR_CCxS ((uint8_t)0x03)
- #define CCMR_TIxDirect_Set ((uint8_t)0x01)
- #define TIM1_CCER1_CC2NP ((uint8_t)0x80)
- #define TIM1_CCER1_CC2NE ((uint8_t)0x40)
- #define TIM1_CCER1_CC2P ((uint8_t)0x20)
- #define TIM1_CCER1_CC2E ((uint8_t)0x10)
- #define TIM1_CCER1_CC1NP ((uint8_t)0x08)
- #define TIM1_CCER1_CC1NE ((uint8_t)0x04)
- #define TIM1_CCER1_CC1P ((uint8_t)0x02)
- #define TIM1_CCER1_CC1E ((uint8_t)0x01)
- #define TIM1_CCER2_CC4P ((uint8_t)0x20)
- #define TIM1_CCER2_CC4E ((uint8_t)0x10)
- #define TIM1_CCER2_CC3NP ((uint8_t)0x08)
- #define TIM1_CCER2_CC3NE ((uint8_t)0x04)
- #define TIM1_CCER2_CC3P ((uint8_t)0x02)
- #define TIM1_CCER2_CC3E ((uint8_t)0x01)
- #define TIM1_CNTRH_CNT ((uint8_t)0xFF)
- #define TIM1_CNTRL_CNT ((uint8_t)0xFF)
- #define TIM1_PSCH_PSC ((uint8_t)0xFF)
- #define TIM1_PSCL_PSC ((uint8_t)0xFF)
- #define TIM1_ARRH_ARR ((uint8_t)0xFF)
- #define TIM1_ARRL_ARR ((uint8_t)0xFF)
- #define TIM1_RCR_REP ((uint8_t)0xFF)
- #define TIM1_CCR1H_CCR1 ((uint8_t)0xFF)
- #define TIM1_CCR1L_CCR1 ((uint8_t)0xFF)
- #define TIM1_CCR2H_CCR2 ((uint8_t)0xFF)
- #define TIM1_CCR2L_CCR2 ((uint8_t)0xFF)
- #define TIM1_CCR3H_CCR3 ((uint8_t)0xFF)
- #define TIM1_CCR3L_CCR3 ((uint8_t)0xFF)
- #define TIM1_CCR4H_CCR4 ((uint8_t)0xFF)
- #define TIM1_CCR4L_CCR4 ((uint8_t)0xFF)
- #define TIM1_BKR_MOE ((uint8_t)0x80)
- #define TIM1_BKR_AOE ((uint8_t)0x40)
- #define TIM1_BKR_BKP ((uint8_t)0x20)
- #define TIM1_BKR_BKE ((uint8_t)0x10)
- #define TIM1_BKR_OSSR ((uint8_t)0x08)
- #define TIM1_BKR_OSSI ((uint8_t)0x04)
- #define TIM1_BKR_LOCK ((uint8_t)0x03)
- #define TIM1_DTR_DTG ((uint8_t)0xFF)
- #define TIM1_OISR_OIS4 ((uint8_t)0x40)
- #define TIM1_OISR_OIS3N ((uint8_t)0x20)
- #define TIM1_OISR_OIS3 ((uint8_t)0x10)
- #define TIM1_OISR_OIS2N ((uint8_t)0x08)
- #define TIM1_OISR_OIS2 ((uint8_t)0x04)
- #define TIM1_OISR_OIS1N ((uint8_t)0x02)
- #define TIM1_OISR_OIS1 ((uint8_t)0x01)
- typedef struct TIM2_struct
- {
- __IO uint8_t CR1;
- #if defined(STM8S103) || defined(STM8S003) || defined(STM8S001)
- uint8_t RESERVED1;
- uint8_t RESERVED2;
- #endif
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t SR2;
- __IO uint8_t EGR;
- __IO uint8_t CCMR1;
- __IO uint8_t CCMR2;
- __IO uint8_t CCMR3;
- __IO uint8_t CCER1;
- __IO uint8_t CCER2;
- __IO uint8_t CNTRH;
- __IO uint8_t CNTRL;
- __IO uint8_t PSCR;
- __IO uint8_t ARRH;
- __IO uint8_t ARRL;
- __IO uint8_t CCR1H;
- __IO uint8_t CCR1L;
- __IO uint8_t CCR2H;
- __IO uint8_t CCR2L;
- __IO uint8_t CCR3H;
- __IO uint8_t CCR3L;
- }
- TIM2_TypeDef;
- #define TIM2_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_SR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCMR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCMR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCMR3_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCER1_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCER2_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CNTRH_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CNTRL_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_ARRH_RESET_VALUE ((uint8_t)0xFF)
- #define TIM2_ARRL_RESET_VALUE ((uint8_t)0xFF)
- #define TIM2_CCR1H_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCR1L_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCR2H_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCR2L_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCR3H_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CCR3L_RESET_VALUE ((uint8_t)0x00)
- #define TIM2_CR1_ARPE ((uint8_t)0x80)
- #define TIM2_CR1_OPM ((uint8_t)0x08)
- #define TIM2_CR1_URS ((uint8_t)0x04)
- #define TIM2_CR1_UDIS ((uint8_t)0x02)
- #define TIM2_CR1_CEN ((uint8_t)0x01)
- #define TIM2_IER_CC3IE ((uint8_t)0x08)
- #define TIM2_IER_CC2IE ((uint8_t)0x04)
- #define TIM2_IER_CC1IE ((uint8_t)0x02)
- #define TIM2_IER_UIE ((uint8_t)0x01)
- #define TIM2_SR1_CC3IF ((uint8_t)0x08)
- #define TIM2_SR1_CC2IF ((uint8_t)0x04)
- #define TIM2_SR1_CC1IF ((uint8_t)0x02)
- #define TIM2_SR1_UIF ((uint8_t)0x01)
- #define TIM2_SR2_CC3OF ((uint8_t)0x08)
- #define TIM2_SR2_CC2OF ((uint8_t)0x04)
- #define TIM2_SR2_CC1OF ((uint8_t)0x02)
- #define TIM2_EGR_CC3G ((uint8_t)0x08)
- #define TIM2_EGR_CC2G ((uint8_t)0x04)
- #define TIM2_EGR_CC1G ((uint8_t)0x02)
- #define TIM2_EGR_UG ((uint8_t)0x01)
- #define TIM2_CCMR_ICxPSC ((uint8_t)0x0C)
- #define TIM2_CCMR_ICxF ((uint8_t)0xF0)
- #define TIM2_CCMR_OCM ((uint8_t)0x70)
- #define TIM2_CCMR_OCxPE ((uint8_t)0x08)
- #define TIM2_CCMR_CCxS ((uint8_t)0x03)
- #define TIM2_CCER1_CC2P ((uint8_t)0x20)
- #define TIM2_CCER1_CC2E ((uint8_t)0x10)
- #define TIM2_CCER1_CC1P ((uint8_t)0x02)
- #define TIM2_CCER1_CC1E ((uint8_t)0x01)
- #define TIM2_CCER2_CC3P ((uint8_t)0x02)
- #define TIM2_CCER2_CC3E ((uint8_t)0x01)
- #define TIM2_CNTRH_CNT ((uint8_t)0xFF)
- #define TIM2_CNTRL_CNT ((uint8_t)0xFF)
- #define TIM2_PSCR_PSC ((uint8_t)0xFF)
- #define TIM2_ARRH_ARR ((uint8_t)0xFF)
- #define TIM2_ARRL_ARR ((uint8_t)0xFF)
- #define TIM2_CCR1H_CCR1 ((uint8_t)0xFF)
- #define TIM2_CCR1L_CCR1 ((uint8_t)0xFF)
- #define TIM2_CCR2H_CCR2 ((uint8_t)0xFF)
- #define TIM2_CCR2L_CCR2 ((uint8_t)0xFF)
- #define TIM2_CCR3H_CCR3 ((uint8_t)0xFF)
- #define TIM2_CCR3L_CCR3 ((uint8_t)0xFF)
- typedef struct TIM3_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t SR2;
- __IO uint8_t EGR;
- __IO uint8_t CCMR1;
- __IO uint8_t CCMR2;
- __IO uint8_t CCER1;
- __IO uint8_t CNTRH;
- __IO uint8_t CNTRL;
- __IO uint8_t PSCR;
- __IO uint8_t ARRH;
- __IO uint8_t ARRL;
- __IO uint8_t CCR1H;
- __IO uint8_t CCR1L;
- __IO uint8_t CCR2H;
- __IO uint8_t CCR2L;
- }
- TIM3_TypeDef;
- #define TIM3_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_SR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCMR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCMR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCER1_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CNTRH_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CNTRL_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_ARRH_RESET_VALUE ((uint8_t)0xFF)
- #define TIM3_ARRL_RESET_VALUE ((uint8_t)0xFF)
- #define TIM3_CCR1H_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCR1L_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCR2H_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CCR2L_RESET_VALUE ((uint8_t)0x00)
- #define TIM3_CR1_ARPE ((uint8_t)0x80)
- #define TIM3_CR1_OPM ((uint8_t)0x08)
- #define TIM3_CR1_URS ((uint8_t)0x04)
- #define TIM3_CR1_UDIS ((uint8_t)0x02)
- #define TIM3_CR1_CEN ((uint8_t)0x01)
- #define TIM3_IER_CC2IE ((uint8_t)0x04)
- #define TIM3_IER_CC1IE ((uint8_t)0x02)
- #define TIM3_IER_UIE ((uint8_t)0x01)
- #define TIM3_SR1_CC2IF ((uint8_t)0x04)
- #define TIM3_SR1_CC1IF ((uint8_t)0x02)
- #define TIM3_SR1_UIF ((uint8_t)0x01)
- #define TIM3_SR2_CC2OF ((uint8_t)0x04)
- #define TIM3_SR2_CC1OF ((uint8_t)0x02)
- #define TIM3_EGR_CC2G ((uint8_t)0x04)
- #define TIM3_EGR_CC1G ((uint8_t)0x02)
- #define TIM3_EGR_UG ((uint8_t)0x01)
- #define TIM3_CCMR_ICxPSC ((uint8_t)0x0C)
- #define TIM3_CCMR_ICxF ((uint8_t)0xF0)
- #define TIM3_CCMR_OCM ((uint8_t)0x70)
- #define TIM3_CCMR_OCxPE ((uint8_t)0x08)
- #define TIM3_CCMR_CCxS ((uint8_t)0x03)
- #define TIM3_CCER1_CC2P ((uint8_t)0x20)
- #define TIM3_CCER1_CC2E ((uint8_t)0x10)
- #define TIM3_CCER1_CC1P ((uint8_t)0x02)
- #define TIM3_CCER1_CC1E ((uint8_t)0x01)
- #define TIM3_CNTRH_CNT ((uint8_t)0xFF)
- #define TIM3_CNTRL_CNT ((uint8_t)0xFF)
- #define TIM3_PSCR_PSC ((uint8_t)0xFF)
- #define TIM3_ARRH_ARR ((uint8_t)0xFF)
- #define TIM3_ARRL_ARR ((uint8_t)0xFF)
- #define TIM3_CCR1H_CCR1 ((uint8_t)0xFF)
- #define TIM3_CCR1L_CCR1 ((uint8_t)0xFF)
- #define TIM3_CCR2H_CCR2 ((uint8_t)0xFF)
- #define TIM3_CCR2L_CCR2 ((uint8_t)0xFF)
- typedef struct TIM4_struct
- {
- __IO uint8_t CR1;
- #if defined(STM8S103) || defined(STM8S003) || defined(STM8S001)
- uint8_t RESERVED1;
- uint8_t RESERVED2;
- #endif
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t EGR;
- __IO uint8_t CNTR;
- __IO uint8_t PSCR;
- __IO uint8_t ARR;
- }
- TIM4_TypeDef;
- #define TIM4_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_CNTR_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM4_ARR_RESET_VALUE ((uint8_t)0xFF)
- #define TIM4_CR1_ARPE ((uint8_t)0x80)
- #define TIM4_CR1_OPM ((uint8_t)0x08)
- #define TIM4_CR1_URS ((uint8_t)0x04)
- #define TIM4_CR1_UDIS ((uint8_t)0x02)
- #define TIM4_CR1_CEN ((uint8_t)0x01)
- #define TIM4_IER_UIE ((uint8_t)0x01)
- #define TIM4_SR1_UIF ((uint8_t)0x01)
- #define TIM4_EGR_UG ((uint8_t)0x01)
- #define TIM4_CNTR_CNT ((uint8_t)0xFF)
- #define TIM4_PSCR_PSC ((uint8_t)0x07)
- #define TIM4_ARR_ARR ((uint8_t)0xFF)
- typedef struct TIM5_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t SMCR;
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t SR2;
- __IO uint8_t EGR;
- __IO uint8_t CCMR1;
- __IO uint8_t CCMR2;
- __IO uint8_t CCMR3;
- __IO uint8_t CCER1;
- __IO uint8_t CCER2;
- __IO uint8_t CNTRH;
- __IO uint8_t CNTRL;
- __IO uint8_t PSCR;
- __IO uint8_t ARRH;
- __IO uint8_t ARRL;
- __IO uint8_t CCR1H;
- __IO uint8_t CCR1L;
- __IO uint8_t CCR2H;
- __IO uint8_t CCR2L;
- __IO uint8_t CCR3H;
- __IO uint8_t CCR3L;
- }TIM5_TypeDef;
- #define TIM5_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_SMCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_SR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCMR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCMR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCMR3_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCER1_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCER2_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CNTRH_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CNTRL_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_ARRH_RESET_VALUE ((uint8_t)0xFF)
- #define TIM5_ARRL_RESET_VALUE ((uint8_t)0xFF)
- #define TIM5_CCR1H_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCR1L_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCR2H_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCR2L_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCR3H_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CCR3L_RESET_VALUE ((uint8_t)0x00)
- #define TIM5_CR1_ARPE ((uint8_t)0x80)
- #define TIM5_CR1_OPM ((uint8_t)0x08)
- #define TIM5_CR1_URS ((uint8_t)0x04)
- #define TIM5_CR1_UDIS ((uint8_t)0x02)
- #define TIM5_CR1_CEN ((uint8_t)0x01)
- #define TIM5_CR2_TI1S ((uint8_t)0x80)
- #define TIM5_CR2_MMS ((uint8_t)0x70)
- #define TIM5_SMCR_MSM ((uint8_t)0x80)
- #define TIM5_SMCR_TS ((uint8_t)0x70)
- #define TIM5_SMCR_SMS ((uint8_t)0x07)
- #define TIM5_IER_TIE ((uint8_t)0x40)
- #define TIM5_IER_CC3IE ((uint8_t)0x08)
- #define TIM5_IER_CC2IE ((uint8_t)0x04)
- #define TIM5_IER_CC1IE ((uint8_t)0x02)
- #define TIM5_IER_UIE ((uint8_t)0x01)
- #define TIM5_SR1_TIF ((uint8_t)0x40)
- #define TIM5_SR1_CC3IF ((uint8_t)0x08)
- #define TIM5_SR1_CC2IF ((uint8_t)0x04)
- #define TIM5_SR1_CC1IF ((uint8_t)0x02)
- #define TIM5_SR1_UIF ((uint8_t)0x01)
- #define TIM5_SR2_CC3OF ((uint8_t)0x08)
- #define TIM5_SR2_CC2OF ((uint8_t)0x04)
- #define TIM5_SR2_CC1OF ((uint8_t)0x02)
- #define TIM5_EGR_TG ((uint8_t)0x40)
- #define TIM5_EGR_CC3G ((uint8_t)0x08)
- #define TIM5_EGR_CC2G ((uint8_t)0x04)
- #define TIM5_EGR_CC1G ((uint8_t)0x02)
- #define TIM5_EGR_UG ((uint8_t)0x01)
- #define TIM5_CCMR_ICxPSC ((uint8_t)0x0C)
- #define TIM5_CCMR_ICxF ((uint8_t)0xF0)
- #define TIM5_CCMR_OCM ((uint8_t)0x70)
- #define TIM5_CCMR_OCxPE ((uint8_t)0x08)
- #define TIM5_CCMR_CCxS ((uint8_t)0x03)
- #define TIM5_CCER1_CC2P ((uint8_t)0x20)
- #define TIM5_CCER1_CC2E ((uint8_t)0x10)
- #define TIM5_CCER1_CC1P ((uint8_t)0x02)
- #define TIM5_CCER1_CC1E ((uint8_t)0x01)
- #define TIM5_CCER2_CC3P ((uint8_t)0x02)
- #define TIM5_CCER2_CC3E ((uint8_t)0x01)
- #define TIM5_CNTRH_CNT ((uint8_t)0xFF)
- #define TIM5_CNTRL_CNT ((uint8_t)0xFF)
- #define TIM5_PSCR_PSC ((uint8_t)0xFF)
- #define TIM5_ARRH_ARR ((uint8_t)0xFF)
- #define TIM5_ARRL_ARR ((uint8_t)0xFF)
- #define TIM5_CCR1H_CCR1 ((uint8_t)0xFF)
- #define TIM5_CCR1L_CCR1 ((uint8_t)0xFF)
- #define TIM5_CCR2H_CCR2 ((uint8_t)0xFF)
- #define TIM5_CCR2L_CCR2 ((uint8_t)0xFF)
- #define TIM5_CCR3H_CCR3 ((uint8_t)0xFF)
- #define TIM5_CCR3L_CCR3 ((uint8_t)0xFF)
- #define TIM5_CCMR_TIxDirect_Set ((uint8_t)0x01)
-
- typedef struct TIM6_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t SMCR;
- __IO uint8_t IER;
- __IO uint8_t SR1;
- __IO uint8_t EGR;
- __IO uint8_t CNTR;
- __IO uint8_t PSCR;
- __IO uint8_t ARR;
- }
- TIM6_TypeDef;
- #define TIM6_CR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_CR2_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_SMCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_IER_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_SR1_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_EGR_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_CNTR_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define TIM6_ARR_RESET_VALUE ((uint8_t)0xFF)
- #define TIM6_CR1_ARPE ((uint8_t)0x80)
- #define TIM6_CR1_OPM ((uint8_t)0x08)
- #define TIM6_CR1_URS ((uint8_t)0x04)
- #define TIM6_CR1_UDIS ((uint8_t)0x02)
- #define TIM6_CR1_CEN ((uint8_t)0x01)
- #define TIM6_CR2_MMS ((uint8_t)0x70)
- #define TIM6_SMCR_MSM ((uint8_t)0x80)
- #define TIM6_SMCR_TS ((uint8_t)0x70)
- #define TIM6_SMCR_SMS ((uint8_t)0x07)
- #define TIM6_IER_TIE ((uint8_t)0x40)
- #define TIM6_IER_UIE ((uint8_t)0x01)
- #define TIM6_SR1_TIF ((uint8_t)0x40)
- #define TIM6_SR1_UIF ((uint8_t)0x01)
- #define TIM6_EGR_TG ((uint8_t)0x40)
- #define TIM6_EGR_UG ((uint8_t)0x01)
- #define TIM6_CNTR_CNT ((uint8_t)0xFF)
- #define TIM6_PSCR_PSC ((uint8_t)0x07)
- #define TIM6_ARR_ARR ((uint8_t)0xFF)
- typedef struct I2C_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t FREQR;
- __IO uint8_t OARL;
- __IO uint8_t OARH;
- uint8_t RESERVED1;
- __IO uint8_t DR;
- __IO uint8_t SR1;
- __IO uint8_t SR2;
- __IO uint8_t SR3;
- __IO uint8_t ITR;
- __IO uint8_t CCRL;
- __IO uint8_t CCRH;
- __IO uint8_t TRISER;
- uint8_t RESERVED2;
- }
- I2C_TypeDef;
- #define I2C_CR1_RESET_VALUE ((uint8_t)0x00)
- #define I2C_CR2_RESET_VALUE ((uint8_t)0x00)
- #define I2C_FREQR_RESET_VALUE ((uint8_t)0x00)
- #define I2C_OARL_RESET_VALUE ((uint8_t)0x00)
- #define I2C_OARH_RESET_VALUE ((uint8_t)0x00)
- #define I2C_DR_RESET_VALUE ((uint8_t)0x00)
- #define I2C_SR1_RESET_VALUE ((uint8_t)0x00)
- #define I2C_SR2_RESET_VALUE ((uint8_t)0x00)
- #define I2C_SR3_RESET_VALUE ((uint8_t)0x00)
- #define I2C_ITR_RESET_VALUE ((uint8_t)0x00)
- #define I2C_CCRL_RESET_VALUE ((uint8_t)0x00)
- #define I2C_CCRH_RESET_VALUE ((uint8_t)0x00)
- #define I2C_TRISER_RESET_VALUE ((uint8_t)0x02)
- #define I2C_CR1_NOSTRETCH ((uint8_t)0x80)
- #define I2C_CR1_ENGC ((uint8_t)0x40)
- #define I2C_CR1_PE ((uint8_t)0x01)
- #define I2C_CR2_SWRST ((uint8_t)0x80)
- #define I2C_CR2_POS ((uint8_t)0x08)
- #define I2C_CR2_ACK ((uint8_t)0x04)
- #define I2C_CR2_STOP ((uint8_t)0x02)
- #define I2C_CR2_START ((uint8_t)0x01)
- #define I2C_FREQR_FREQ ((uint8_t)0x3F)
- #define I2C_OARL_ADD ((uint8_t)0xFE)
- #define I2C_OARL_ADD0 ((uint8_t)0x01)
- #define I2C_OARH_ADDMODE ((uint8_t)0x80)
- #define I2C_OARH_ADDCONF ((uint8_t)0x40)
- #define I2C_OARH_ADD ((uint8_t)0x06)
- #define I2C_DR_DR ((uint8_t)0xFF)
- #define I2C_SR1_TXE ((uint8_t)0x80)
- #define I2C_SR1_RXNE ((uint8_t)0x40)
- #define I2C_SR1_STOPF ((uint8_t)0x10)
- #define I2C_SR1_ADD10 ((uint8_t)0x08)
- #define I2C_SR1_BTF ((uint8_t)0x04)
- #define I2C_SR1_ADDR ((uint8_t)0x02)
- #define I2C_SR1_SB ((uint8_t)0x01)
- #define I2C_SR2_WUFH ((uint8_t)0x20)
- #define I2C_SR2_OVR ((uint8_t)0x08)
- #define I2C_SR2_AF ((uint8_t)0x04)
- #define I2C_SR2_ARLO ((uint8_t)0x02)
- #define I2C_SR2_BERR ((uint8_t)0x01)
- #define I2C_SR3_GENCALL ((uint8_t)0x10)
- #define I2C_SR3_TRA ((uint8_t)0x04)
- #define I2C_SR3_BUSY ((uint8_t)0x02)
- #define I2C_SR3_MSL ((uint8_t)0x01)
- #define I2C_ITR_ITBUFEN ((uint8_t)0x04)
- #define I2C_ITR_ITEVTEN ((uint8_t)0x02)
- #define I2C_ITR_ITERREN ((uint8_t)0x01)
- #define I2C_CCRL_CCR ((uint8_t)0xFF)
- #define I2C_CCRH_FS ((uint8_t)0x80)
- #define I2C_CCRH_DUTY ((uint8_t)0x40)
- #define I2C_CCRH_CCR ((uint8_t)0x0F)
- #define I2C_TRISER_TRISE ((uint8_t)0x3F)
- typedef struct ITC_struct
- {
- __IO uint8_t ISPR1;
- __IO uint8_t ISPR2;
- __IO uint8_t ISPR3;
- __IO uint8_t ISPR4;
- __IO uint8_t ISPR5;
- __IO uint8_t ISPR6;
- __IO uint8_t ISPR7;
- __IO uint8_t ISPR8;
- }
- ITC_TypeDef;
- #define ITC_SPRX_RESET_VALUE ((uint8_t)0xFF)
- #define CPU_CC_I1I0 ((uint8_t)0x28)
- typedef struct EXTI_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- }
- EXTI_TypeDef;
- #define EXTI_CR1_RESET_VALUE ((uint8_t)0x00)
- #define EXTI_CR2_RESET_VALUE ((uint8_t)0x00)
- #define EXTI_CR1_PDIS ((uint8_t)0xC0)
- #define EXTI_CR1_PCIS ((uint8_t)0x30)
- #define EXTI_CR1_PBIS ((uint8_t)0x0C)
- #define EXTI_CR1_PAIS ((uint8_t)0x03)
- #define EXTI_CR2_TLIS ((uint8_t)0x04)
- #define EXTI_CR2_PEIS ((uint8_t)0x03)
- typedef struct FLASH_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t NCR2;
- __IO uint8_t FPR;
- __IO uint8_t NFPR;
- __IO uint8_t IAPSR;
- uint8_t RESERVED1;
- uint8_t RESERVED2;
- __IO uint8_t PUKR;
- uint8_t RESERVED3;
- __IO uint8_t DUKR;
- }
- FLASH_TypeDef;
- #define FLASH_CR1_RESET_VALUE ((uint8_t)0x00)
- #define FLASH_CR2_RESET_VALUE ((uint8_t)0x00)
- #define FLASH_NCR2_RESET_VALUE ((uint8_t)0xFF)
- #define FLASH_IAPSR_RESET_VALUE ((uint8_t)0x40)
- #define FLASH_PUKR_RESET_VALUE ((uint8_t)0x00)
- #define FLASH_DUKR_RESET_VALUE ((uint8_t)0x00)
- #define FLASH_CR1_HALT ((uint8_t)0x08)
- #define FLASH_CR1_AHALT ((uint8_t)0x04)
- #define FLASH_CR1_IE ((uint8_t)0x02)
- #define FLASH_CR1_FIX ((uint8_t)0x01)
- #define FLASH_CR2_OPT ((uint8_t)0x80)
- #define FLASH_CR2_WPRG ((uint8_t)0x40)
- #define FLASH_CR2_ERASE ((uint8_t)0x20)
- #define FLASH_CR2_FPRG ((uint8_t)0x10)
- #define FLASH_CR2_PRG ((uint8_t)0x01)
- #define FLASH_NCR2_NOPT ((uint8_t)0x80)
- #define FLASH_NCR2_NWPRG ((uint8_t)0x40)
- #define FLASH_NCR2_NERASE ((uint8_t)0x20)
- #define FLASH_NCR2_NFPRG ((uint8_t)0x10)
- #define FLASH_NCR2_NPRG ((uint8_t)0x01)
- #define FLASH_IAPSR_HVOFF ((uint8_t)0x40)
- #define FLASH_IAPSR_DUL ((uint8_t)0x08)
- #define FLASH_IAPSR_EOP ((uint8_t)0x04)
- #define FLASH_IAPSR_PUL ((uint8_t)0x02)
- #define FLASH_IAPSR_WR_PG_DIS ((uint8_t)0x01)
- #define FLASH_PUKR_PUK ((uint8_t)0xFF)
- #define FLASH_DUKR_DUK ((uint8_t)0xFF)
- typedef struct OPT_struct
- {
- __IO uint8_t OPT0;
- __IO uint8_t OPT1;
- __IO uint8_t NOPT1;
- __IO uint8_t OPT2;
- __IO uint8_t NOPT2;
- __IO uint8_t OPT3;
- __IO uint8_t NOPT3;
- __IO uint8_t OPT4;
- __IO uint8_t NOPT4;
- __IO uint8_t OPT5;
- __IO uint8_t NOPT5;
- uint8_t RESERVED1;
- uint8_t RESERVED2;
- __IO uint8_t OPT7;
- __IO uint8_t NOPT7;
- }
- OPT_TypeDef;
- typedef struct IWDG_struct
- {
- __IO uint8_t KR;
- __IO uint8_t PR;
- __IO uint8_t RLR;
- }
- IWDG_TypeDef;
- #define IWDG_PR_RESET_VALUE ((uint8_t)0x00)
- #define IWDG_RLR_RESET_VALUE ((uint8_t)0xFF)
- typedef struct WWDG_struct
- {
- __IO uint8_t CR;
- __IO uint8_t WR;
- }
- WWDG_TypeDef;
- #define WWDG_CR_RESET_VALUE ((uint8_t)0x7F)
- #define WWDG_WR_RESET_VALUE ((uint8_t)0x7F)
- #define WWDG_CR_WDGA ((uint8_t)0x80)
- #define WWDG_CR_T6 ((uint8_t)0x40)
- #define WWDG_CR_T ((uint8_t)0x7F)
- #define WWDG_WR_MSB ((uint8_t)0x80)
- #define WWDG_WR_W ((uint8_t)0x7F)
- typedef struct RST_struct
- {
- __IO uint8_t SR;
- }
- RST_TypeDef;
- #define RST_SR_EMCF ((uint8_t)0x10)
- #define RST_SR_SWIMF ((uint8_t)0x08)
- #define RST_SR_ILLOPF ((uint8_t)0x04)
- #define RST_SR_IWDGF ((uint8_t)0x02)
- #define RST_SR_WWDGF ((uint8_t)0x01)
- typedef struct SPI_struct
- {
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t ICR;
- __IO uint8_t SR;
- __IO uint8_t DR;
- __IO uint8_t CRCPR;
- __IO uint8_t RXCRCR;
- __IO uint8_t TXCRCR;
- }
- SPI_TypeDef;
- #define SPI_CR1_RESET_VALUE ((uint8_t)0x00)
- #define SPI_CR2_RESET_VALUE ((uint8_t)0x00)
- #define SPI_ICR_RESET_VALUE ((uint8_t)0x00)
- #define SPI_SR_RESET_VALUE ((uint8_t)0x02)
- #define SPI_DR_RESET_VALUE ((uint8_t)0x00)
- #define SPI_CRCPR_RESET_VALUE ((uint8_t)0x07)
- #define SPI_RXCRCR_RESET_VALUE ((uint8_t)0x00)
- #define SPI_TXCRCR_RESET_VALUE ((uint8_t)0x00)
- #define SPI_CR1_LSBFIRST ((uint8_t)0x80)
- #define SPI_CR1_SPE ((uint8_t)0x40)
- #define SPI_CR1_BR ((uint8_t)0x38)
- #define SPI_CR1_MSTR ((uint8_t)0x04)
- #define SPI_CR1_CPOL ((uint8_t)0x02)
- #define SPI_CR1_CPHA ((uint8_t)0x01)
- #define SPI_CR2_BDM ((uint8_t)0x80)
- #define SPI_CR2_BDOE ((uint8_t)0x40)
- #define SPI_CR2_CRCEN ((uint8_t)0x20)
- #define SPI_CR2_CRCNEXT ((uint8_t)0x10)
- #define SPI_CR2_RXONLY ((uint8_t)0x04)
- #define SPI_CR2_SSM ((uint8_t)0x02)
- #define SPI_CR2_SSI ((uint8_t)0x01)
- #define SPI_ICR_TXEI ((uint8_t)0x80)
- #define SPI_ICR_RXEI ((uint8_t)0x40)
- #define SPI_ICR_ERRIE ((uint8_t)0x20)
- #define SPI_ICR_WKIE ((uint8_t)0x10)
- #define SPI_SR_BSY ((uint8_t)0x80)
- #define SPI_SR_OVR ((uint8_t)0x40)
- #define SPI_SR_MODF ((uint8_t)0x20)
- #define SPI_SR_CRCERR ((uint8_t)0x10)
- #define SPI_SR_WKUP ((uint8_t)0x08)
- #define SPI_SR_TXE ((uint8_t)0x02)
- #define SPI_SR_RXNE ((uint8_t)0x01)
- typedef struct UART1_struct
- {
- __IO uint8_t SR;
- __IO uint8_t DR;
- __IO uint8_t BRR1;
- __IO uint8_t BRR2;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t CR3;
- __IO uint8_t CR4;
- __IO uint8_t CR5;
- __IO uint8_t GTR;
- __IO uint8_t PSCR;
- }
- UART1_TypeDef;
- #define UART1_SR_RESET_VALUE ((uint8_t)0xC0)
- #define UART1_BRR1_RESET_VALUE ((uint8_t)0x00)
- #define UART1_BRR2_RESET_VALUE ((uint8_t)0x00)
- #define UART1_CR1_RESET_VALUE ((uint8_t)0x00)
- #define UART1_CR2_RESET_VALUE ((uint8_t)0x00)
- #define UART1_CR3_RESET_VALUE ((uint8_t)0x00)
- #define UART1_CR4_RESET_VALUE ((uint8_t)0x00)
- #define UART1_CR5_RESET_VALUE ((uint8_t)0x00)
- #define UART1_GTR_RESET_VALUE ((uint8_t)0x00)
- #define UART1_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define UART1_SR_TXE ((uint8_t)0x80)
- #define UART1_SR_TC ((uint8_t)0x40)
- #define UART1_SR_RXNE ((uint8_t)0x20)
- #define UART1_SR_IDLE ((uint8_t)0x10)
- #define UART1_SR_OR ((uint8_t)0x08)
- #define UART1_SR_NF ((uint8_t)0x04)
- #define UART1_SR_FE ((uint8_t)0x02)
- #define UART1_SR_PE ((uint8_t)0x01)
- #define UART1_BRR1_DIVM ((uint8_t)0xFF)
- #define UART1_BRR2_DIVM ((uint8_t)0xF0)
- #define UART1_BRR2_DIVF ((uint8_t)0x0F)
- #define UART1_CR1_R8 ((uint8_t)0x80)
- #define UART1_CR1_T8 ((uint8_t)0x40)
- #define UART1_CR1_UARTD ((uint8_t)0x20)
- #define UART1_CR1_M ((uint8_t)0x10)
- #define UART1_CR1_WAKE ((uint8_t)0x08)
- #define UART1_CR1_PCEN ((uint8_t)0x04)
- #define UART1_CR1_PS ((uint8_t)0x02)
- #define UART1_CR1_PIEN ((uint8_t)0x01)
- #define UART1_CR2_TIEN ((uint8_t)0x80)
- #define UART1_CR2_TCIEN ((uint8_t)0x40)
- #define UART1_CR2_RIEN ((uint8_t)0x20)
- #define UART1_CR2_ILIEN ((uint8_t)0x10)
- #define UART1_CR2_TEN ((uint8_t)0x08)
- #define UART1_CR2_REN ((uint8_t)0x04)
- #define UART1_CR2_RWU ((uint8_t)0x02)
- #define UART1_CR2_SBK ((uint8_t)0x01)
- #define UART1_CR3_LINEN ((uint8_t)0x40)
- #define UART1_CR3_STOP ((uint8_t)0x30)
- #define UART1_CR3_CKEN ((uint8_t)0x08)
- #define UART1_CR3_CPOL ((uint8_t)0x04)
- #define UART1_CR3_CPHA ((uint8_t)0x02)
- #define UART1_CR3_LBCL ((uint8_t)0x01)
- #define UART1_CR4_LBDIEN ((uint8_t)0x40)
- #define UART1_CR4_LBDL ((uint8_t)0x20)
- #define UART1_CR4_LBDF ((uint8_t)0x10)
- #define UART1_CR4_ADD ((uint8_t)0x0F)
- #define UART1_CR5_SCEN ((uint8_t)0x20)
- #define UART1_CR5_NACK ((uint8_t)0x10)
- #define UART1_CR5_HDSEL ((uint8_t)0x08)
- #define UART1_CR5_IRLP ((uint8_t)0x04)
- #define UART1_CR5_IREN ((uint8_t)0x02)
- typedef struct UART2_struct
- {
- __IO uint8_t SR;
- __IO uint8_t DR;
- __IO uint8_t BRR1;
- __IO uint8_t BRR2;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t CR3;
- __IO uint8_t CR4;
- __IO uint8_t CR5;
- __IO uint8_t CR6;
- __IO uint8_t GTR;
- __IO uint8_t PSCR;
- }
- UART2_TypeDef;
- #define UART2_SR_RESET_VALUE ((uint8_t)0xC0)
- #define UART2_BRR1_RESET_VALUE ((uint8_t)0x00)
- #define UART2_BRR2_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR1_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR2_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR3_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR4_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR5_RESET_VALUE ((uint8_t)0x00)
- #define UART2_CR6_RESET_VALUE ((uint8_t)0x00)
- #define UART2_GTR_RESET_VALUE ((uint8_t)0x00)
- #define UART2_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define UART2_SR_TXE ((uint8_t)0x80)
- #define UART2_SR_TC ((uint8_t)0x40)
- #define UART2_SR_RXNE ((uint8_t)0x20)
- #define UART2_SR_IDLE ((uint8_t)0x10)
- #define UART2_SR_OR ((uint8_t)0x08)
- #define UART2_SR_NF ((uint8_t)0x04)
- #define UART2_SR_FE ((uint8_t)0x02)
- #define UART2_SR_PE ((uint8_t)0x01)
- #define UART2_BRR1_DIVM ((uint8_t)0xFF)
- #define UART2_BRR2_DIVM ((uint8_t)0xF0)
- #define UART2_BRR2_DIVF ((uint8_t)0x0F)
- #define UART2_CR1_R8 ((uint8_t)0x80)
- #define UART2_CR1_T8 ((uint8_t)0x40)
- #define UART2_CR1_UARTD ((uint8_t)0x20)
- #define UART2_CR1_M ((uint8_t)0x10)
- #define UART2_CR1_WAKE ((uint8_t)0x08)
- #define UART2_CR1_PCEN ((uint8_t)0x04)
- #define UART2_CR1_PS ((uint8_t)0x02)
- #define UART2_CR1_PIEN ((uint8_t)0x01)
- #define UART2_CR2_TIEN ((uint8_t)0x80)
- #define UART2_CR2_TCIEN ((uint8_t)0x40)
- #define UART2_CR2_RIEN ((uint8_t)0x20)
- #define UART2_CR2_ILIEN ((uint8_t)0x10)
- #define UART2_CR2_TEN ((uint8_t)0x08)
- #define UART2_CR2_REN ((uint8_t)0x04)
- #define UART2_CR2_RWU ((uint8_t)0x02)
- #define UART2_CR2_SBK ((uint8_t)0x01)
- #define UART2_CR3_LINEN ((uint8_t)0x40)
- #define UART2_CR3_STOP ((uint8_t)0x30)
- #define UART2_CR3_CKEN ((uint8_t)0x08)
- #define UART2_CR3_CPOL ((uint8_t)0x04)
- #define UART2_CR3_CPHA ((uint8_t)0x02)
- #define UART2_CR3_LBCL ((uint8_t)0x01)
- #define UART2_CR4_LBDIEN ((uint8_t)0x40)
- #define UART2_CR4_LBDL ((uint8_t)0x20)
- #define UART2_CR4_LBDF ((uint8_t)0x10)
- #define UART2_CR4_ADD ((uint8_t)0x0F)
- #define UART2_CR5_SCEN ((uint8_t)0x20)
- #define UART2_CR5_NACK ((uint8_t)0x10)
- #define UART2_CR5_IRLP ((uint8_t)0x04)
- #define UART2_CR5_IREN ((uint8_t)0x02)
- #define UART2_CR6_LDUM ((uint8_t)0x80)
- #define UART2_CR6_LSLV ((uint8_t)0x20)
- #define UART2_CR6_LASE ((uint8_t)0x10)
- #define UART2_CR6_LHDIEN ((uint8_t)0x04)
- #define UART2_CR6_LHDF ((uint8_t)0x02)
- #define UART2_CR6_LSF ((uint8_t)0x01)
- typedef struct UART3_struct
- {
- __IO uint8_t SR;
- __IO uint8_t DR;
- __IO uint8_t BRR1;
- __IO uint8_t BRR2;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t CR3;
- __IO uint8_t CR4;
- uint8_t RESERVED;
- __IO uint8_t CR6;
- }
- UART3_TypeDef;
- #define UART3_SR_RESET_VALUE ((uint8_t)0xC0)
- #define UART3_BRR1_RESET_VALUE ((uint8_t)0x00)
- #define UART3_BRR2_RESET_VALUE ((uint8_t)0x00)
- #define UART3_CR1_RESET_VALUE ((uint8_t)0x00)
- #define UART3_CR2_RESET_VALUE ((uint8_t)0x00)
- #define UART3_CR3_RESET_VALUE ((uint8_t)0x00)
- #define UART3_CR4_RESET_VALUE ((uint8_t)0x00)
- #define UART3_CR6_RESET_VALUE ((uint8_t)0x00)
- #define UART3_SR_TXE ((uint8_t)0x80)
- #define UART3_SR_TC ((uint8_t)0x40)
- #define UART3_SR_RXNE ((uint8_t)0x20)
- #define UART3_SR_IDLE ((uint8_t)0x10)
- #define UART3_SR_OR ((uint8_t)0x08)
- #define UART3_SR_NF ((uint8_t)0x04)
- #define UART3_SR_FE ((uint8_t)0x02)
- #define UART3_SR_PE ((uint8_t)0x01)
- #define UART3_BRR1_DIVM ((uint8_t)0xFF)
- #define UART3_BRR2_DIVM ((uint8_t)0xF0)
- #define UART3_BRR2_DIVF ((uint8_t)0x0F)
- #define UART3_CR1_R8 ((uint8_t)0x80)
- #define UART3_CR1_T8 ((uint8_t)0x40)
- #define UART3_CR1_UARTD ((uint8_t)0x20)
- #define UART3_CR1_M ((uint8_t)0x10)
- #define UART3_CR1_WAKE ((uint8_t)0x08)
- #define UART3_CR1_PCEN ((uint8_t)0x04)
- #define UART3_CR1_PS ((uint8_t)0x02)
- #define UART3_CR1_PIEN ((uint8_t)0x01)
- #define UART3_CR2_TIEN ((uint8_t)0x80)
- #define UART3_CR2_TCIEN ((uint8_t)0x40)
- #define UART3_CR2_RIEN ((uint8_t)0x20)
- #define UART3_CR2_ILIEN ((uint8_t)0x10)
- #define UART3_CR2_TEN ((uint8_t)0x08)
- #define UART3_CR2_REN ((uint8_t)0x04)
- #define UART3_CR2_RWU ((uint8_t)0x02)
- #define UART3_CR2_SBK ((uint8_t)0x01)
- #define UART3_CR3_LINEN ((uint8_t)0x40)
- #define UART3_CR3_STOP ((uint8_t)0x30)
- #define UART3_CR4_LBDIEN ((uint8_t)0x40)
- #define UART3_CR4_LBDL ((uint8_t)0x20)
- #define UART3_CR4_LBDF ((uint8_t)0x10)
- #define UART3_CR4_ADD ((uint8_t)0x0F)
- #define UART3_CR6_LDUM ((uint8_t)0x80)
- #define UART3_CR6_LSLV ((uint8_t)0x20)
- #define UART3_CR6_LASE ((uint8_t)0x10)
- #define UART3_CR6_LHDIEN ((uint8_t)0x04)
- #define UART3_CR6_LHDF ((uint8_t)0x02)
- #define UART3_CR6_LSF ((uint8_t)0x01)
- #if defined(STM8AF622x)
- typedef struct UART4_struct
- {
- __IO uint8_t SR;
- __IO uint8_t DR;
- __IO uint8_t BRR1;
- __IO uint8_t BRR2;
- __IO uint8_t CR1;
- __IO uint8_t CR2;
- __IO uint8_t CR3;
- __IO uint8_t CR4;
- __IO uint8_t CR5;
- __IO uint8_t CR6;
- __IO uint8_t GTR;
- __IO uint8_t PSCR;
- }
- UART4_TypeDef;
- #define UART4_SR_RESET_VALUE ((uint8_t)0xC0)
- #define UART4_BRR1_RESET_VALUE ((uint8_t)0x00)
- #define UART4_BRR2_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR1_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR2_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR3_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR4_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR5_RESET_VALUE ((uint8_t)0x00)
- #define UART4_CR6_RESET_VALUE ((uint8_t)0x00)
- #define UART4_GTR_RESET_VALUE ((uint8_t)0x00)
- #define UART4_PSCR_RESET_VALUE ((uint8_t)0x00)
- #define UART4_SR_TXE ((uint8_t)0x80)
- #define UART4_SR_TC ((uint8_t)0x40)
- #define UART4_SR_RXNE ((uint8_t)0x20)
- #define UART4_SR_IDLE ((uint8_t)0x10)
- #define UART4_SR_OR ((uint8_t)0x08)
- #define UART4_SR_NF ((uint8_t)0x04)
- #define UART4_SR_FE ((uint8_t)0x02)
- #define UART4_SR_PE ((uint8_t)0x01)
- #define UART4_BRR1_DIVM ((uint8_t)0xFF)
- #define UART4_BRR2_DIVM ((uint8_t)0xF0)
- #define UART4_BRR2_DIVF ((uint8_t)0x0F)
- #define UART4_CR1_R8 ((uint8_t)0x80)
- #define UART4_CR1_T8 ((uint8_t)0x40)
- #define UART4_CR1_UARTD ((uint8_t)0x20)
- #define UART4_CR1_M ((uint8_t)0x10)
- #define UART4_CR1_WAKE ((uint8_t)0x08)
- #define UART4_CR1_PCEN ((uint8_t)0x04)
- #define UART4_CR1_PS ((uint8_t)0x02)
- #define UART4_CR1_PIEN ((uint8_t)0x01)
- #define UART4_CR2_TIEN ((uint8_t)0x80)
- #define UART4_CR2_TCIEN ((uint8_t)0x40)
- #define UART4_CR2_RIEN ((uint8_t)0x20)
- #define UART4_CR2_ILIEN ((uint8_t)0x10)
- #define UART4_CR2_TEN ((uint8_t)0x08)
- #define UART4_CR2_REN ((uint8_t)0x04)
- #define UART4_CR2_RWU ((uint8_t)0x02)
- #define UART4_CR2_SBK ((uint8_t)0x01)
- #define UART4_CR3_LINEN ((uint8_t)0x40)
- #define UART4_CR3_STOP ((uint8_t)0x30)
- #define UART4_CR3_CKEN ((uint8_t)0x08)
- #define UART4_CR3_CPOL ((uint8_t)0x04)
- #define UART4_CR3_CPHA ((uint8_t)0x02)
- #define UART4_CR3_LBCL ((uint8_t)0x01)
- #define UART4_CR4_LBDIEN ((uint8_t)0x40)
- #define UART4_CR4_LBDL ((uint8_t)0x20)
- #define UART4_CR4_LBDF ((uint8_t)0x10)
- #define UART4_CR4_ADD ((uint8_t)0x0F)
- #define UART4_CR5_SCEN ((uint8_t)0x20)
- #define UART4_CR5_NACK ((uint8_t)0x10)
- #define UART4_CR5_HDSEL ((uint8_t)0x08)
- #define UART4_CR5_IRLP ((uint8_t)0x04)
- #define UART4_CR5_IREN ((uint8_t)0x02)
- #define UART4_CR6_LDUM ((uint8_t)0x80)
- #define UART4_CR6_LSLV ((uint8_t)0x20)
- #define UART4_CR6_LASE ((uint8_t)0x10)
- #define UART4_CR6_LHDIEN ((uint8_t)0x04)
- #define UART4_CR6_LHDF ((uint8_t)0x02)
- #define UART4_CR6_LSF ((uint8_t)0x01)
- #endif
- typedef struct
- {
- __IO uint8_t MCR;
- __IO uint8_t MSR;
- __IO uint8_t TSR;
- __IO uint8_t TPR;
- __IO uint8_t RFR;
- __IO uint8_t IER;
- __IO uint8_t DGR;
- __IO uint8_t PSR;
- union
- {
- struct
- {
- __IO uint8_t MCSR;
- __IO uint8_t MDLCR;
- __IO uint8_t MIDR1;
- __IO uint8_t MIDR2;
- __IO uint8_t MIDR3;
- __IO uint8_t MIDR4;
- __IO uint8_t MDAR1;
- __IO uint8_t MDAR2;
- __IO uint8_t MDAR3;
- __IO uint8_t MDAR4;
- __IO uint8_t MDAR5;
- __IO uint8_t MDAR6;
- __IO uint8_t MDAR7;
- __IO uint8_t MDAR8;
- __IO uint8_t MTSRL;
- __IO uint8_t MTSRH;
- }TxMailbox;
- struct
- {
- __IO uint8_t FR01;
- __IO uint8_t FR02;
- __IO uint8_t FR03;
- __IO uint8_t FR04;
- __IO uint8_t FR05;
- __IO uint8_t FR06;
- __IO uint8_t FR07;
- __IO uint8_t FR08;
-
- __IO uint8_t FR09;
- __IO uint8_t FR10;
- __IO uint8_t FR11;
- __IO uint8_t FR12;
- __IO uint8_t FR13;
- __IO uint8_t FR14;
- __IO uint8_t FR15;
- __IO uint8_t FR16;
- }Filter;
- struct
- {
- __IO uint8_t F0R1;
- __IO uint8_t F0R2;
- __IO uint8_t F0R3;
- __IO uint8_t F0R4;
- __IO uint8_t F0R5;
- __IO uint8_t F0R6;
- __IO uint8_t F0R7;
- __IO uint8_t F0R8;
- __IO uint8_t F1R1;
- __IO uint8_t F1R2;
- __IO uint8_t F1R3;
- __IO uint8_t F1R4;
- __IO uint8_t F1R5;
- __IO uint8_t F1R6;
- __IO uint8_t F1R7;
- __IO uint8_t F1R8;
- }Filter01;
-
- struct
- {
- __IO uint8_t F2R1;
- __IO uint8_t F2R2;
- __IO uint8_t F2R3;
- __IO uint8_t F2R4;
- __IO uint8_t F2R5;
- __IO uint8_t F2R6;
- __IO uint8_t F2R7;
- __IO uint8_t F2R8;
-
- __IO uint8_t F3R1;
- __IO uint8_t F3R2;
- __IO uint8_t F3R3;
- __IO uint8_t F3R4;
- __IO uint8_t F3R5;
- __IO uint8_t F3R6;
- __IO uint8_t F3R7;
- __IO uint8_t F3R8;
- }Filter23;
-
- struct
- {
- __IO uint8_t F4R1;
- __IO uint8_t F4R2;
- __IO uint8_t F4R3;
- __IO uint8_t F4R4;
- __IO uint8_t F4R5;
- __IO uint8_t F4R6;
- __IO uint8_t F4R7;
- __IO uint8_t F4R8;
-
- __IO uint8_t F5R1;
- __IO uint8_t F5R2;
- __IO uint8_t F5R3;
- __IO uint8_t F5R4;
- __IO uint8_t F5R5;
- __IO uint8_t F5R6;
- __IO uint8_t F5R7;
- __IO uint8_t F5R8;
- } Filter45;
-
- struct
- {
- __IO uint8_t ESR;
- __IO uint8_t EIER;
- __IO uint8_t TECR;
- __IO uint8_t RECR;
- __IO uint8_t BTR1;
- __IO uint8_t BTR2;
- uint8_t Reserved1[2];
- __IO uint8_t FMR1;
- __IO uint8_t FMR2;
- __IO uint8_t FCR1;
- __IO uint8_t FCR2;
- __IO uint8_t FCR3;
- uint8_t Reserved2[3];
- }Config;
-
- struct
- {
- __IO uint8_t MFMI;
- __IO uint8_t MDLCR;
- __IO uint8_t MIDR1;
- __IO uint8_t MIDR2;
- __IO uint8_t MIDR3;
- __IO uint8_t MIDR4;
- __IO uint8_t MDAR1;
- __IO uint8_t MDAR2;
- __IO uint8_t MDAR3;
- __IO uint8_t MDAR4;
- __IO uint8_t MDAR5;
- __IO uint8_t MDAR6;
- __IO uint8_t MDAR7;
- __IO uint8_t MDAR8;
- __IO uint8_t MTSRL;
- __IO uint8_t MTSRH;
- }RxFIFO;
- }Page;
- } CAN_TypeDef;
- #define CAN_MCR_INRQ ((uint8_t)0x01)
- #define CAN_MCR_SLEEP ((uint8_t)0x02)
- #define CAN_MCR_TXFP ((uint8_t)0x04)
- #define CAN_MCR_RFLM ((uint8_t)0x08)
- #define CAN_MCR_NART ((uint8_t)0x10)
- #define CAN_MCR_AWUM ((uint8_t)0x20)
- #define CAN_MCR_ABOM ((uint8_t)0x40)
- #define CAN_MCR_TTCM ((uint8_t)0x80)
- #define CAN_MSR_INAK ((uint8_t)0x01)
- #define CAN_MSR_SLAK ((uint8_t)0x02)
- #define CAN_MSR_ERRI ((uint8_t)0x04)
- #define CAN_MSR_WKUI ((uint8_t)0x08)
- #define CAN_MSR_TX ((uint8_t)0x10)
- #define CAN_MSR_RX ((uint8_t)0x20)
- #define CAN_TSR_RQCP0 ((uint8_t)0x01)
- #define CAN_TSR_RQCP1 ((uint8_t)0x02)
- #define CAN_TSR_RQCP2 ((uint8_t)0x04)
- #define CAN_TSR_RQCP012 ((uint8_t)0x07)
- #define CAN_TSR_TXOK0 ((uint8_t)0x10)
- #define CAN_TSR_TXOK1 ((uint8_t)0x20)
- #define CAN_TSR_TXOK2 ((uint8_t)0x40)
- #define CAN_TPR_CODE0 ((uint8_t)0x01)
- #define CAN_TPR_TME0 ((uint8_t)0x04)
- #define CAN_TPR_TME1 ((uint8_t)0x08)
- #define CAN_TPR_TME2 ((uint8_t)0x10)
- #define CAN_TPR_LOW0 ((uint8_t)0x20)
- #define CAN_TPR_LOW1 ((uint8_t)0x40)
- #define CAN_TPR_LOW2 ((uint8_t)0x80)
- #define CAN_RFR_FMP01 ((uint8_t)0x03)
- #define CAN_RFR_FULL ((uint8_t)0x08)
- #define CAN_RFR_FOVR ((uint8_t)0x10)
- #define CAN_RFR_RFOM ((uint8_t)0x20)
- #define CAN_IER_TMEIE ((uint8_t)0x01)
- #define CAN_IER_FMPIE ((uint8_t)0x02)
- #define CAN_IER_FFIE ((uint8_t)0x04)
- #define CAN_IER_FOVIE ((uint8_t)0x08)
- #define CAN_IER_WKUIE ((uint8_t)0x80)
- #define CAN_DGR_LBKM ((uint8_t)0x01)
- #define CAN_DGR_SLIM ((uint8_t)0x02)
- #define CAN_DGR_SAMP ((uint8_t)0x04)
- #define CAN_DGR_RX ((uint8_t)0x08)
- #define CAN_DGR_TXM2E ((uint8_t)0x10)
- #define CAN_PSR_PS0 ((uint8_t)0x01)
- #define CAN_PSR_PS1 ((uint8_t)0x02)
- #define CAN_PSR_PS2 ((uint8_t)0x04)
- #define CAN_MCSR_TXRQ ((uint8_t)0x01)
- #define CAN_MCSR_ABRQ ((uint8_t)0x02)
- #define CAN_MCSR_RQCP ((uint8_t)0x04)
- #define CAN_MCSR_TXOK ((uint8_t)0x08)
- #define CAN_MCSR_ALST ((uint8_t)0x10)
- #define CAN_MCSR_TERR ((uint8_t)0x20)
- #define CAN_MDLCR_DLC ((uint8_t)0x0F)
- #define CAN_MDLCR_TGT ((uint8_t)0x80)
- #define CAN_MIDR1_RTR ((uint8_t)0x20)
- #define CAN_MIDR1_IDE ((uint8_t)0x40)
- #define CAN_ESR_EWGF ((uint8_t)0x01)
- #define CAN_ESR_EPVF ((uint8_t)0x02)
- #define CAN_ESR_BOFF ((uint8_t)0x04)
- #define CAN_ESR_LEC0 ((uint8_t)0x10)
- #define CAN_ESR_LEC1 ((uint8_t)0x20)
- #define CAN_ESR_LEC2 ((uint8_t)0x40)
- #define CAN_ESR_LEC ((uint8_t)0x70)
- #define CAN_EIER_EWGIE ((uint8_t)0x01)
- #define CAN_EIER_EPVIE ((uint8_t)0x02)
- #define CAN_EIER_BOFIE ((uint8_t)0x04)
- #define CAN_EIER_LECIE ((uint8_t)0x10)
- #define CAN_EIER_ERRIE ((uint8_t)0x80)
- #define CAN_TECR_TEC0 ((uint8_t)0x01)
- #define CAN_TECR_TEC1 ((uint8_t)0x02)
- #define CAN_TECR_TEC2 ((uint8_t)0x04)
- #define CAN_TECR_TEC3 ((uint8_t)0x08)
- #define CAN_TECR_TEC4 ((uint8_t)0x10)
- #define CAN_TECR_TEC5 ((uint8_t)0x20)
- #define CAN_TECR_TEC6 ((uint8_t)0x40)
- #define CAN_TECR_TEC7 ((uint8_t)0x80)
- #define CAN_RECR_REC0 ((uint8_t)0x01)
- #define CAN_RECR_REC1 ((uint8_t)0x02)
- #define CAN_RECR_REC2 ((uint8_t)0x04)
- #define CAN_RECR_REC3 ((uint8_t)0x08)
- #define CAN_RECR_REC4 ((uint8_t)0x10)
- #define CAN_RECR_REC5 ((uint8_t)0x20)
- #define CAN_RECR_REC6 ((uint8_t)0x40)
- #define CAN_RECR_REC7 ((uint8_t)0x80)
- #define CAN_FMR1_FML0 ((uint8_t)0x01)
- #define CAN_FMR1_FMH0 ((uint8_t)0x02)
- #define CAN_FMR1_FML1 ((uint8_t)0x04)
- #define CAN_FMR1_FMH1 ((uint8_t)0x08)
- #define CAN_FMR1_FML2 ((uint8_t)0x10)
- #define CAN_FMR1_FMH2 ((uint8_t)0x20)
- #define CAN_FMR1_FML3 ((uint8_t)0x40)
- #define CAN_FMR1_FMH3 ((uint8_t)0x80)
- #define CAN_FMR2_FML4 ((uint8_t)0x01)
- #define CAN_FMR2_FMH4 ((uint8_t)0x02)
- #define CAN_FMR2_FML5 ((uint8_t)0x04)
- #define CAN_FMR2_FMH5 ((uint8_t)0x08)
- #define CAN_FCR1_FACT0 ((uint8_t)0x01)
- #define CAN_FCR1_FACT1 ((uint8_t)0x10)
- #define CAN_FCR2_FACT2 ((uint8_t)0x01)
- #define CAN_FCR2_FACT3 ((uint8_t)0x10)
- #define CAN_FCR3_FACT4 ((uint8_t)0x01)
- #define CAN_FCR3_FACT5 ((uint8_t)0x10)
- #define CAN_FCR1_FSC00 ((uint8_t)0x02)
- #define CAN_FCR1_FSC01 ((uint8_t)0x04)
- #define CAN_FCR1_FSC10 ((uint8_t)0x20)
- #define CAN_FCR1_FSC11 ((uint8_t)0x40)
- #define CAN_FCR2_FSC20 ((uint8_t)0x02)
- #define CAN_FCR2_FSC21 ((uint8_t)0x04)
- #define CAN_FCR2_FSC30 ((uint8_t)0x20)
- #define CAN_FCR2_FSC31 ((uint8_t)0x40)
- #define CAN_FCR3_FSC40 ((uint8_t)0x02)
- #define CAN_FCR3_FSC41 ((uint8_t)0x04)
- #define CAN_FCR3_FSC50 ((uint8_t)0x20)
- #define CAN_FCR3_FSC51 ((uint8_t)0x40)
- #define CAN_MCR_RESET_VALUE ((uint8_t)0x02)
- #define CAN_MSR_RESET_VALUE ((uint8_t)0x02)
- #define CAN_TSR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_TPR_RESET_VALUE ((uint8_t)0x0C)
- #define CAN_RFR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_IER_RESET_VALUE ((uint8_t)0x00)
- #define CAN_DGR_RESET_VALUE ((uint8_t)0x0C)
- #define CAN_PSR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_ESR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_EIER_RESET_VALUE ((uint8_t)0x00)
- #define CAN_TECR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_RECR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_BTR1_RESET_VALUE ((uint8_t)0x40)
- #define CAN_BTR2_RESET_VALUE ((uint8_t)0x23)
- #define CAN_FMR1_RESET_VALUE ((uint8_t)0x00)
- #define CAN_FMR2_RESET_VALUE ((uint8_t)0x00)
- #define CAN_FCR_RESET_VALUE ((uint8_t)0x00)
- #define CAN_MFMI_RESET_VALUE ((uint8_t)0x00)
- #define CAN_MDLC_RESET_VALUE ((uint8_t)0x00)
- #define CAN_MCSR_RESET_VALUE ((uint8_t)0x00)
- typedef struct CFG_struct
- {
- __IO uint8_t GCR;
- }
- CFG_TypeDef;
- #define CFG_GCR_RESET_VALUE ((uint8_t)0x00)
- #define CFG_GCR_SWD ((uint8_t)0x01)
- #define CFG_GCR_AL ((uint8_t)0x02)
- #define OPT_BaseAddress 0x4800
- #define GPIOA_BaseAddress 0x5000
- #define GPIOB_BaseAddress 0x5005
- #define GPIOC_BaseAddress 0x500A
- #define GPIOD_BaseAddress 0x500F
- #define GPIOE_BaseAddress 0x5014
- #define GPIOF_BaseAddress 0x5019
- #define GPIOG_BaseAddress 0x501E
- #define GPIOH_BaseAddress 0x5023
- #define GPIOI_BaseAddress 0x5028
- #define FLASH_BaseAddress 0x505A
- #define EXTI_BaseAddress 0x50A0
- #define RST_BaseAddress 0x50B3
- #define CLK_BaseAddress 0x50C0
- #define WWDG_BaseAddress 0x50D1
- #define IWDG_BaseAddress 0x50E0
- #define AWU_BaseAddress 0x50F0
- #define BEEP_BaseAddress 0x50F3
- #define SPI_BaseAddress 0x5200
- #define I2C_BaseAddress 0x5210
- #define UART1_BaseAddress 0x5230
- #define UART2_BaseAddress 0x5240
- #define UART3_BaseAddress 0x5240
- #define UART4_BaseAddress 0x5230
- #define TIM1_BaseAddress 0x5250
- #define TIM2_BaseAddress 0x5300
- #define TIM3_BaseAddress 0x5320
- #define TIM4_BaseAddress 0x5340
- #define TIM5_BaseAddress 0x5300
- #define TIM6_BaseAddress 0x5340
- #define ADC1_BaseAddress 0x53E0
- #define ADC2_BaseAddress 0x5400
- #define CAN_BaseAddress 0x5420
- #define CFG_BaseAddress 0x7F60
- #define ITC_BaseAddress 0x7F70
- #define DM_BaseAddress 0x7F90
- #if defined(STM8S105) || defined(STM8S005) || defined(STM8S103) || defined(STM8S003) || \
- defined(STM8S001) || defined(STM8S903) || defined(STM8AF626x) || defined(STM8AF622x)
- #define ADC1 ((ADC1_TypeDef *) ADC1_BaseAddress)
- #endif
- #if defined(STM8S208) || defined(STM8S207) || defined (STM8S007) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax)
- #define ADC2 ((ADC2_TypeDef *) ADC2_BaseAddress)
- #endif
- #define AWU ((AWU_TypeDef *) AWU_BaseAddress)
- #define BEEP ((BEEP_TypeDef *) BEEP_BaseAddress)
- #if defined (STM8S208) || defined (STM8AF52Ax)
- #define CAN ((CAN_TypeDef *) CAN_BaseAddress)
- #endif
- #define CLK ((CLK_TypeDef *) CLK_BaseAddress)
- #define EXTI ((EXTI_TypeDef *) EXTI_BaseAddress)
- #define FLASH ((FLASH_TypeDef *) FLASH_BaseAddress)
- #define OPT ((OPT_TypeDef *) OPT_BaseAddress)
- #define GPIOA ((GPIO_TypeDef *) GPIOA_BaseAddress)
- #define GPIOB ((GPIO_TypeDef *) GPIOB_BaseAddress)
- #define GPIOC ((GPIO_TypeDef *) GPIOC_BaseAddress)
- #define GPIOD ((GPIO_TypeDef *) GPIOD_BaseAddress)
- #define GPIOE ((GPIO_TypeDef *) GPIOE_BaseAddress)
- #define GPIOF ((GPIO_TypeDef *) GPIOF_BaseAddress)
- #if defined(STM8S207) || defined (STM8S007) || defined(STM8S208) || defined(STM8S105) || \
- defined(STM8S005) || defined (STM8AF52Ax) || defined (STM8AF62Ax) || defined (STM8AF626x)
- #define GPIOG ((GPIO_TypeDef *) GPIOG_BaseAddress)
- #endif
- #if defined(STM8S207) || defined (STM8S007) || defined(STM8S208) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax)
- #define GPIOH ((GPIO_TypeDef *) GPIOH_BaseAddress)
- #define GPIOI ((GPIO_TypeDef *) GPIOI_BaseAddress)
- #endif
- #define RST ((RST_TypeDef *) RST_BaseAddress)
- #define WWDG ((WWDG_TypeDef *) WWDG_BaseAddress)
- #define IWDG ((IWDG_TypeDef *) IWDG_BaseAddress)
- #define SPI ((SPI_TypeDef *) SPI_BaseAddress)
- #define I2C ((I2C_TypeDef *) I2C_BaseAddress)
- #if defined(STM8S208) || defined(STM8S207) || defined (STM8S007) || defined(STM8S103) || \
- defined(STM8S003) || defined(STM8S001) || defined(STM8S903) || defined (STM8AF52Ax) || defined (STM8AF62Ax)
- #define UART1 ((UART1_TypeDef *) UART1_BaseAddress)
- #endif
- #if defined (STM8S105) || defined (STM8S005) || defined (STM8AF626x)
- #define UART2 ((UART2_TypeDef *) UART2_BaseAddress)
- #endif
- #if defined(STM8S208) ||defined(STM8S207) || defined (STM8S007) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax)
- #define UART3 ((UART3_TypeDef *) UART3_BaseAddress)
- #endif
- #if defined(STM8AF622x)
- #define UART4 ((UART4_TypeDef *) UART4_BaseAddress)
- #endif
- #define TIM1 ((TIM1_TypeDef *) TIM1_BaseAddress)
- #if defined(STM8S208) || defined(STM8S207) || defined (STM8S007) || defined(STM8S103) || \
- defined(STM8S003) || defined(STM8S001) || defined(STM8S105) || defined(STM8S005) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax) || defined (STM8AF626x)
- #define TIM2 ((TIM2_TypeDef *) TIM2_BaseAddress)
- #endif
- #if defined(STM8S208) || defined(STM8S207) || defined (STM8S007) || defined(STM8S105) || \
- defined(STM8S005) || defined (STM8AF52Ax) || defined (STM8AF62Ax) || defined (STM8AF626x)
- #define TIM3 ((TIM3_TypeDef *) TIM3_BaseAddress)
- #endif
- #if defined(STM8S208) ||defined(STM8S207) || defined (STM8S007) || defined(STM8S103) || \
- defined(STM8S003) || defined(STM8S001) || defined(STM8S105) || defined(STM8S005) || defined (STM8AF52Ax) || \
- defined (STM8AF62Ax) || defined (STM8AF626x)
- #define TIM4 ((TIM4_TypeDef *) TIM4_BaseAddress)
- #endif
- #if defined (STM8S903) || defined (STM8AF622x)
- #define TIM5 ((TIM5_TypeDef *) TIM5_BaseAddress)
- #define TIM6 ((TIM6_TypeDef *) TIM6_BaseAddress)
- #endif
- #define ITC ((ITC_TypeDef *) ITC_BaseAddress)
- #define CFG ((CFG_TypeDef *) CFG_BaseAddress)
- #define DM ((DM_TypeDef *) DM_BaseAddress)
- #ifdef USE_STDPERIPH_DRIVER
- #include "stm8s_conf.h"
- #endif
- #ifdef _RAISONANCE_
- #include <intrins.h>
- #define enableInterrupts() _rim_()
- #define disableInterrupts() _sim_()
- #define rim() _rim_()
- #define sim() _sim_()
- #define nop() _nop_()
- #define trap() _trap_()
- #define wfi() _wfi_()
- #define halt() _halt_()
- #elif defined(_COSMIC_)
- #define enableInterrupts() {_asm("rim\n");}
- #define disableInterrupts() {_asm("sim\n");}
- #define rim() {_asm("rim\n");}
- #define sim() {_asm("sim\n");}
- #define nop() {_asm("nop\n");}
- #define trap() {_asm("trap\n");}
- #define wfi() {_asm("wfi\n");}
- #define halt() {_asm("halt\n");}
- #else
- #include <intrinsics.h>
- #define enableInterrupts() __enable_interrupt()
- #define disableInterrupts() __disable_interrupt()
- #define rim() __enable_interrupt()
- #define sim() __disable_interrupt()
- #define nop() __no_operation()
- #define trap() __trap()
- #define wfi() __wait_for_interrupt()
- #define halt() __halt()
- #endif
- #ifdef _COSMIC_
- #define INTERRUPT_HANDLER(a,b) @far @interrupt void a(void)
- #define INTERRUPT_HANDLER_TRAP(a) void @far @interrupt a(void)
- #endif
- #ifdef _RAISONANCE_
- #define INTERRUPT_HANDLER(a,b) void a(void) interrupt b
- #define INTERRUPT_HANDLER_TRAP(a) void a(void) trap
- #endif
- #ifdef _IAR_
- #define STRINGVECTOR(x) #x
- #define VECTOR_ID(x) STRINGVECTOR( vector = (x) )
- #define INTERRUPT_HANDLER( a, b ) \
- _Pragma( VECTOR_ID( (b)+2 ) ) \
- __interrupt void (a)( void )
- #define INTERRUPT_HANDLER_TRAP(a) \
- _Pragma( VECTOR_ID( 1 ) ) \
- __interrupt void (a) (void)
- #endif
- #ifdef _COSMIC_
- #define INTERRUPT @far @interrupt
- #elif defined(_IAR_)
- #define INTERRUPT __interrupt
- #endif
- #define SetBit(VAR,Place) ( (VAR) |= (uint8_t)((uint8_t)1<<(uint8_t)(Place)) )
- #define ClrBit(VAR,Place) ( (VAR) &= (uint8_t)((uint8_t)((uint8_t)1<<(uint8_t)(Place))^(uint8_t)255) )
- #define ChgBit(VAR,Place) ( (VAR) ^= (uint8_t)((uint8_t)1<<(uint8_t)(Place)) )
- #define AffBit(VAR,Place,Value) ((Value) ? \
- ((VAR) |= ((uint8_t)1<<(Place))) : \
- ((VAR) &= (((uint8_t)1<<(Place))^(uint8_t)255)))
- #define MskBit(Dest,Msk,Src) ( (Dest) = ((Msk) & (Src)) | ((~(Msk)) & (Dest)) )
- #define ValBit(VAR,Place) ((uint8_t)(VAR) & (uint8_t)((uint8_t)1<<(uint8_t)(Place)))
- #define BYTE_0(n) ((uint8_t)((n) & (uint8_t)0xFF))
- #define BYTE_1(n) ((uint8_t)(BYTE_0((n) >> (uint8_t)8)))
- #define BYTE_2(n) ((uint8_t)(BYTE_0((n) >> (uint8_t)16)))
- #define BYTE_3(n) ((uint8_t)(BYTE_0((n) >> (uint8_t)24)))
- #define UNUSED(x) ((void)(x))
- #define IS_STATE_VALUE_OK(SensitivityValue) \
- (((SensitivityValue) == ENABLE) || \
- ((SensitivityValue) == DISABLE))
- #define AREA 0x00
- #define BitClr(BIT) ( *((unsigned char *) (AREA+(BIT)/8)) &= (~(1<<(7-(BIT)%8))) )
- #define BitSet(BIT) ( *((unsigned char *) (AREA+(BIT)/8)) |= (1<<(7-(BIT)%8)) )
- #define BitVal(BIT) ( *((unsigned char *) (AREA+(BIT)/8)) & (1<<(7-(BIT)%8)) )
- #endif
|