STM32G030.svd 657 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568
  1. <?xml version="1.0" encoding="utf-8" standalone="no"?>
  2. <!--
  3. Copyright (c) 2020 STMicroelectronics.
  4. SPDX-License-Identifier: Apache-2.0
  5. Licensed under the Apache License, Version 2.0 (the "License");
  6. you may not use this file except in compliance with the License.
  7. You may obtain a copy of the License at
  8. http://www.apache.org/licenses/LICENSE-2.0
  9. Unless required by applicable law or agreed to in writing, software
  10. distributed under the License is distributed on an "AS IS" BASIS,
  11. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. See the License for the specific language governing permissions and
  13. limitations under the License.
  14. -->
  15. <device schemaVersion="1.1"
  16. xmlns:xs="http://www.w3.org/2001/XMLSchema-instance"
  17. xs:noNamespaceSchemaLocation="CMSIS-SVD_Schema_1_1.xsd">
  18. <name>STM32G030</name>
  19. <version>1.2</version>
  20. <description>STM32G030</description>
  21. <cpu>
  22. <name>CM0</name>
  23. <revision>r0p1</revision>
  24. <endian>little</endian>
  25. <mpuPresent>true</mpuPresent>
  26. <fpuPresent>false</fpuPresent>
  27. <nvicPrioBits>4</nvicPrioBits>
  28. <vendorSystickConfig>false</vendorSystickConfig>
  29. </cpu>
  30. <addressUnitBits>8</addressUnitBits>
  31. <width>32</width>
  32. <size>0x20</size>
  33. <resetValue>0x0</resetValue>
  34. <resetMask>0xFFFFFFFF</resetMask>
  35. <peripherals>
  36. <peripheral>
  37. <name>IWDG</name>
  38. <description>Independent watchdog</description>
  39. <groupName>IWDG</groupName>
  40. <baseAddress>0x40003000</baseAddress>
  41. <addressBlock>
  42. <offset>0x0</offset>
  43. <size>0x400</size>
  44. <usage>registers</usage>
  45. </addressBlock>
  46. <registers>
  47. <register>
  48. <name>KR</name>
  49. <displayName>KR</displayName>
  50. <description>Key register</description>
  51. <addressOffset>0x0</addressOffset>
  52. <size>0x20</size>
  53. <access>write-only</access>
  54. <resetValue>0x00000000</resetValue>
  55. <fields>
  56. <field>
  57. <name>KEY</name>
  58. <description>Key value (write only, read
  59. 0x0000)</description>
  60. <bitOffset>0</bitOffset>
  61. <bitWidth>16</bitWidth>
  62. </field>
  63. </fields>
  64. </register>
  65. <register>
  66. <name>PR</name>
  67. <displayName>PR</displayName>
  68. <description>Prescaler register</description>
  69. <addressOffset>0x4</addressOffset>
  70. <size>0x20</size>
  71. <access>read-write</access>
  72. <resetValue>0x00000000</resetValue>
  73. <fields>
  74. <field>
  75. <name>PR</name>
  76. <description>Prescaler divider</description>
  77. <bitOffset>0</bitOffset>
  78. <bitWidth>3</bitWidth>
  79. </field>
  80. </fields>
  81. </register>
  82. <register>
  83. <name>RLR</name>
  84. <displayName>RLR</displayName>
  85. <description>Reload register</description>
  86. <addressOffset>0x8</addressOffset>
  87. <size>0x20</size>
  88. <access>read-write</access>
  89. <resetValue>0x00000FFF</resetValue>
  90. <fields>
  91. <field>
  92. <name>RL</name>
  93. <description>Watchdog counter reload
  94. value</description>
  95. <bitOffset>0</bitOffset>
  96. <bitWidth>12</bitWidth>
  97. </field>
  98. </fields>
  99. </register>
  100. <register>
  101. <name>SR</name>
  102. <displayName>SR</displayName>
  103. <description>Status register</description>
  104. <addressOffset>0xC</addressOffset>
  105. <size>0x20</size>
  106. <access>read-only</access>
  107. <resetValue>0x00000000</resetValue>
  108. <fields>
  109. <field>
  110. <name>WVU</name>
  111. <description>Watchdog counter window value
  112. update</description>
  113. <bitOffset>2</bitOffset>
  114. <bitWidth>1</bitWidth>
  115. </field>
  116. <field>
  117. <name>RVU</name>
  118. <description>Watchdog counter reload value
  119. update</description>
  120. <bitOffset>1</bitOffset>
  121. <bitWidth>1</bitWidth>
  122. </field>
  123. <field>
  124. <name>PVU</name>
  125. <description>Watchdog prescaler value
  126. update</description>
  127. <bitOffset>0</bitOffset>
  128. <bitWidth>1</bitWidth>
  129. </field>
  130. </fields>
  131. </register>
  132. <register>
  133. <name>WINR</name>
  134. <displayName>WINR</displayName>
  135. <description>Window register</description>
  136. <addressOffset>0x10</addressOffset>
  137. <size>0x20</size>
  138. <access>read-write</access>
  139. <resetValue>0x00000FFF</resetValue>
  140. <fields>
  141. <field>
  142. <name>WIN</name>
  143. <description>Watchdog counter window
  144. value</description>
  145. <bitOffset>0</bitOffset>
  146. <bitWidth>12</bitWidth>
  147. </field>
  148. </fields>
  149. </register>
  150. </registers>
  151. </peripheral>
  152. <peripheral>
  153. <name>WWDG</name>
  154. <description>System window watchdog</description>
  155. <groupName>WWDG</groupName>
  156. <baseAddress>0x40002C00</baseAddress>
  157. <addressBlock>
  158. <offset>0x0</offset>
  159. <size>0x400</size>
  160. <usage>registers</usage>
  161. </addressBlock>
  162. <interrupt>
  163. <name>WWDG</name>
  164. <description>Window watchdog interrupt</description>
  165. <value>0</value>
  166. </interrupt>
  167. <registers>
  168. <register>
  169. <name>CR</name>
  170. <displayName>CR</displayName>
  171. <description>Control register</description>
  172. <addressOffset>0x0</addressOffset>
  173. <size>0x20</size>
  174. <access>read-write</access>
  175. <resetValue>0x0000007F</resetValue>
  176. <fields>
  177. <field>
  178. <name>WDGA</name>
  179. <description>Activation bit</description>
  180. <bitOffset>7</bitOffset>
  181. <bitWidth>1</bitWidth>
  182. </field>
  183. <field>
  184. <name>T</name>
  185. <description>7-bit counter (MSB to LSB)</description>
  186. <bitOffset>0</bitOffset>
  187. <bitWidth>7</bitWidth>
  188. </field>
  189. </fields>
  190. </register>
  191. <register>
  192. <name>CFR</name>
  193. <displayName>CFR</displayName>
  194. <description>Configuration register</description>
  195. <addressOffset>0x4</addressOffset>
  196. <size>0x20</size>
  197. <access>read-write</access>
  198. <resetValue>0x0000007F</resetValue>
  199. <fields>
  200. <field>
  201. <name>WDGTB</name>
  202. <description>Timer base</description>
  203. <bitOffset>11</bitOffset>
  204. <bitWidth>3</bitWidth>
  205. </field>
  206. <field>
  207. <name>EWI</name>
  208. <description>Early wakeup interrupt</description>
  209. <bitOffset>9</bitOffset>
  210. <bitWidth>1</bitWidth>
  211. </field>
  212. <field>
  213. <name>W</name>
  214. <description>7-bit window value</description>
  215. <bitOffset>0</bitOffset>
  216. <bitWidth>7</bitWidth>
  217. </field>
  218. </fields>
  219. </register>
  220. <register>
  221. <name>SR</name>
  222. <displayName>SR</displayName>
  223. <description>Status register</description>
  224. <addressOffset>0x8</addressOffset>
  225. <size>0x20</size>
  226. <access>read-write</access>
  227. <resetValue>0x00000000</resetValue>
  228. <fields>
  229. <field>
  230. <name>EWIF</name>
  231. <description>Early wakeup interrupt
  232. flag</description>
  233. <bitOffset>0</bitOffset>
  234. <bitWidth>1</bitWidth>
  235. </field>
  236. </fields>
  237. </register>
  238. </registers>
  239. </peripheral>
  240. <peripheral>
  241. <name>FLASH</name>
  242. <description>Flash</description>
  243. <groupName>Flash</groupName>
  244. <baseAddress>0x40022000</baseAddress>
  245. <addressBlock>
  246. <offset>0x0</offset>
  247. <size>0x400</size>
  248. <usage>registers</usage>
  249. </addressBlock>
  250. <interrupt>
  251. <name>FLASH</name>
  252. <description>Flash global interrupt</description>
  253. <value>3</value>
  254. </interrupt>
  255. <registers>
  256. <register>
  257. <name>ACR</name>
  258. <displayName>ACR</displayName>
  259. <description>Access control register</description>
  260. <addressOffset>0x0</addressOffset>
  261. <size>0x20</size>
  262. <access>read-write</access>
  263. <resetValue>0x00000600</resetValue>
  264. <fields>
  265. <field>
  266. <name>LATENCY</name>
  267. <description>Latency</description>
  268. <bitOffset>0</bitOffset>
  269. <bitWidth>3</bitWidth>
  270. </field>
  271. <field>
  272. <name>PRFTEN</name>
  273. <description>Prefetch enable</description>
  274. <bitOffset>8</bitOffset>
  275. <bitWidth>1</bitWidth>
  276. </field>
  277. <field>
  278. <name>ICEN</name>
  279. <description>Instruction cache enable</description>
  280. <bitOffset>9</bitOffset>
  281. <bitWidth>1</bitWidth>
  282. </field>
  283. <field>
  284. <name>ICRST</name>
  285. <description>Instruction cache reset</description>
  286. <bitOffset>11</bitOffset>
  287. <bitWidth>1</bitWidth>
  288. </field>
  289. <field>
  290. <name>EMPTY</name>
  291. <description>Flash User area empty</description>
  292. <bitOffset>16</bitOffset>
  293. <bitWidth>1</bitWidth>
  294. </field>
  295. <field>
  296. <name>DBG_SWEN</name>
  297. <description>Debug access software
  298. enable</description>
  299. <bitOffset>18</bitOffset>
  300. <bitWidth>1</bitWidth>
  301. </field>
  302. </fields>
  303. </register>
  304. <register>
  305. <name>KEYR</name>
  306. <displayName>KEYR</displayName>
  307. <description>Flash key register</description>
  308. <addressOffset>0x8</addressOffset>
  309. <size>0x20</size>
  310. <access>write-only</access>
  311. <resetValue>0x00000000</resetValue>
  312. <fields>
  313. <field>
  314. <name>KEYR</name>
  315. <description>KEYR</description>
  316. <bitOffset>0</bitOffset>
  317. <bitWidth>32</bitWidth>
  318. </field>
  319. </fields>
  320. </register>
  321. <register>
  322. <name>OPTKEYR</name>
  323. <displayName>OPTKEYR</displayName>
  324. <description>Option byte key register</description>
  325. <addressOffset>0xC</addressOffset>
  326. <size>0x20</size>
  327. <access>write-only</access>
  328. <resetValue>0x00000000</resetValue>
  329. <fields>
  330. <field>
  331. <name>OPTKEYR</name>
  332. <description>Option byte key</description>
  333. <bitOffset>0</bitOffset>
  334. <bitWidth>32</bitWidth>
  335. </field>
  336. </fields>
  337. </register>
  338. <register>
  339. <name>SR</name>
  340. <displayName>SR</displayName>
  341. <description>Status register</description>
  342. <addressOffset>0x10</addressOffset>
  343. <size>0x20</size>
  344. <access>read-write</access>
  345. <resetValue>0x00000000</resetValue>
  346. <fields>
  347. <field>
  348. <name>EOP</name>
  349. <description>End of operation</description>
  350. <bitOffset>0</bitOffset>
  351. <bitWidth>1</bitWidth>
  352. </field>
  353. <field>
  354. <name>OPERR</name>
  355. <description>Operation error</description>
  356. <bitOffset>1</bitOffset>
  357. <bitWidth>1</bitWidth>
  358. </field>
  359. <field>
  360. <name>PROGERR</name>
  361. <description>Programming error</description>
  362. <bitOffset>3</bitOffset>
  363. <bitWidth>1</bitWidth>
  364. </field>
  365. <field>
  366. <name>WRPERR</name>
  367. <description>Write protected error</description>
  368. <bitOffset>4</bitOffset>
  369. <bitWidth>1</bitWidth>
  370. </field>
  371. <field>
  372. <name>PGAERR</name>
  373. <description>Programming alignment
  374. error</description>
  375. <bitOffset>5</bitOffset>
  376. <bitWidth>1</bitWidth>
  377. </field>
  378. <field>
  379. <name>SIZERR</name>
  380. <description>Size error</description>
  381. <bitOffset>6</bitOffset>
  382. <bitWidth>1</bitWidth>
  383. </field>
  384. <field>
  385. <name>PGSERR</name>
  386. <description>Programming sequence error</description>
  387. <bitOffset>7</bitOffset>
  388. <bitWidth>1</bitWidth>
  389. </field>
  390. <field>
  391. <name>MISERR</name>
  392. <description>Fast programming data miss
  393. error</description>
  394. <bitOffset>8</bitOffset>
  395. <bitWidth>1</bitWidth>
  396. </field>
  397. <field>
  398. <name>FASTERR</name>
  399. <description>Fast programming error</description>
  400. <bitOffset>9</bitOffset>
  401. <bitWidth>1</bitWidth>
  402. </field>
  403. <field>
  404. <name>RDERR</name>
  405. <description>PCROP read error</description>
  406. <bitOffset>14</bitOffset>
  407. <bitWidth>1</bitWidth>
  408. </field>
  409. <field>
  410. <name>OPTVERR</name>
  411. <description>Option and Engineering bits loading
  412. validity error</description>
  413. <bitOffset>15</bitOffset>
  414. <bitWidth>1</bitWidth>
  415. </field>
  416. <field>
  417. <name>BSY</name>
  418. <description>Busy</description>
  419. <bitOffset>16</bitOffset>
  420. <bitWidth>1</bitWidth>
  421. </field>
  422. <field>
  423. <name>CFGBSY</name>
  424. <description>Programming or erase configuration
  425. busy.</description>
  426. <bitOffset>18</bitOffset>
  427. <bitWidth>1</bitWidth>
  428. </field>
  429. </fields>
  430. </register>
  431. <register>
  432. <name>CR</name>
  433. <displayName>CR</displayName>
  434. <description>Flash control register</description>
  435. <addressOffset>0x14</addressOffset>
  436. <size>0x20</size>
  437. <access>read-write</access>
  438. <resetValue>0xC0000000</resetValue>
  439. <fields>
  440. <field>
  441. <name>PG</name>
  442. <description>Programming</description>
  443. <bitOffset>0</bitOffset>
  444. <bitWidth>1</bitWidth>
  445. </field>
  446. <field>
  447. <name>PER</name>
  448. <description>Page erase</description>
  449. <bitOffset>1</bitOffset>
  450. <bitWidth>1</bitWidth>
  451. </field>
  452. <field>
  453. <name>MER</name>
  454. <description>Mass erase</description>
  455. <bitOffset>2</bitOffset>
  456. <bitWidth>1</bitWidth>
  457. </field>
  458. <field>
  459. <name>PNB</name>
  460. <description>Page number</description>
  461. <bitOffset>3</bitOffset>
  462. <bitWidth>6</bitWidth>
  463. </field>
  464. <field>
  465. <name>STRT</name>
  466. <description>Start</description>
  467. <bitOffset>16</bitOffset>
  468. <bitWidth>1</bitWidth>
  469. </field>
  470. <field>
  471. <name>OPTSTRT</name>
  472. <description>Options modification start</description>
  473. <bitOffset>17</bitOffset>
  474. <bitWidth>1</bitWidth>
  475. </field>
  476. <field>
  477. <name>FSTPG</name>
  478. <description>Fast programming</description>
  479. <bitOffset>18</bitOffset>
  480. <bitWidth>1</bitWidth>
  481. </field>
  482. <field>
  483. <name>EOPIE</name>
  484. <description>End of operation interrupt
  485. enable</description>
  486. <bitOffset>24</bitOffset>
  487. <bitWidth>1</bitWidth>
  488. </field>
  489. <field>
  490. <name>ERRIE</name>
  491. <description>Error interrupt enable</description>
  492. <bitOffset>25</bitOffset>
  493. <bitWidth>1</bitWidth>
  494. </field>
  495. <field>
  496. <name>RDERRIE</name>
  497. <description>PCROP read error interrupt
  498. enable</description>
  499. <bitOffset>26</bitOffset>
  500. <bitWidth>1</bitWidth>
  501. </field>
  502. <field>
  503. <name>OBL_LAUNCH</name>
  504. <description>Force the option byte
  505. loading</description>
  506. <bitOffset>27</bitOffset>
  507. <bitWidth>1</bitWidth>
  508. </field>
  509. <field>
  510. <name>SEC_PROT</name>
  511. <description>Securable memory area protection
  512. enable</description>
  513. <bitOffset>28</bitOffset>
  514. <bitWidth>1</bitWidth>
  515. </field>
  516. <field>
  517. <name>OPTLOCK</name>
  518. <description>Options Lock</description>
  519. <bitOffset>30</bitOffset>
  520. <bitWidth>1</bitWidth>
  521. </field>
  522. <field>
  523. <name>LOCK</name>
  524. <description>FLASH_CR Lock</description>
  525. <bitOffset>31</bitOffset>
  526. <bitWidth>1</bitWidth>
  527. </field>
  528. </fields>
  529. </register>
  530. <register>
  531. <name>ECCR</name>
  532. <displayName>ECCR</displayName>
  533. <description>Flash ECC register</description>
  534. <addressOffset>0x18</addressOffset>
  535. <size>0x20</size>
  536. <resetValue>0x00000000</resetValue>
  537. <fields>
  538. <field>
  539. <name>ADDR_ECC</name>
  540. <description>ECC fail address</description>
  541. <bitOffset>0</bitOffset>
  542. <bitWidth>14</bitWidth>
  543. <access>read-only</access>
  544. </field>
  545. <field>
  546. <name>SYSF_ECC</name>
  547. <description>ECC fail for Corrected ECC Error or
  548. Double ECC Error in info block</description>
  549. <bitOffset>20</bitOffset>
  550. <bitWidth>1</bitWidth>
  551. <access>read-only</access>
  552. </field>
  553. <field>
  554. <name>ECCIE</name>
  555. <description>ECC correction interrupt
  556. enable</description>
  557. <bitOffset>24</bitOffset>
  558. <bitWidth>1</bitWidth>
  559. <access>read-write</access>
  560. </field>
  561. <field>
  562. <name>ECCC</name>
  563. <description>ECC correction</description>
  564. <bitOffset>30</bitOffset>
  565. <bitWidth>1</bitWidth>
  566. <access>read-write</access>
  567. </field>
  568. <field>
  569. <name>ECCD</name>
  570. <description>ECC detection</description>
  571. <bitOffset>31</bitOffset>
  572. <bitWidth>1</bitWidth>
  573. <access>read-write</access>
  574. </field>
  575. </fields>
  576. </register>
  577. <register>
  578. <name>OPTR</name>
  579. <displayName>OPTR</displayName>
  580. <description>Flash option register</description>
  581. <addressOffset>0x20</addressOffset>
  582. <size>0x20</size>
  583. <access>read-write</access>
  584. <resetValue>0xF0000000</resetValue>
  585. <fields>
  586. <field>
  587. <name>RDP</name>
  588. <description>Read protection level</description>
  589. <bitOffset>0</bitOffset>
  590. <bitWidth>8</bitWidth>
  591. </field>
  592. <field>
  593. <name>BOREN</name>
  594. <description>BOR reset Level</description>
  595. <bitOffset>8</bitOffset>
  596. <bitWidth>1</bitWidth>
  597. </field>
  598. <field>
  599. <name>BORF_LEV</name>
  600. <description>These bits contain the VDD supply level
  601. threshold that activates the reset</description>
  602. <bitOffset>9</bitOffset>
  603. <bitWidth>2</bitWidth>
  604. </field>
  605. <field>
  606. <name>BORR_LEV</name>
  607. <description>These bits contain the VDD supply level
  608. threshold that releases the reset.</description>
  609. <bitOffset>11</bitOffset>
  610. <bitWidth>2</bitWidth>
  611. </field>
  612. <field>
  613. <name>nRST_STOP</name>
  614. <description>nRST_STOP</description>
  615. <bitOffset>13</bitOffset>
  616. <bitWidth>1</bitWidth>
  617. </field>
  618. <field>
  619. <name>nRST_STDBY</name>
  620. <description>nRST_STDBY</description>
  621. <bitOffset>14</bitOffset>
  622. <bitWidth>1</bitWidth>
  623. </field>
  624. <field>
  625. <name>nRSTS_HDW</name>
  626. <description>nRSTS_HDW</description>
  627. <bitOffset>15</bitOffset>
  628. <bitWidth>1</bitWidth>
  629. </field>
  630. <field>
  631. <name>IDWG_SW</name>
  632. <description>Independent watchdog
  633. selection</description>
  634. <bitOffset>16</bitOffset>
  635. <bitWidth>1</bitWidth>
  636. </field>
  637. <field>
  638. <name>IWDG_STOP</name>
  639. <description>Independent watchdog counter freeze in
  640. Stop mode</description>
  641. <bitOffset>17</bitOffset>
  642. <bitWidth>1</bitWidth>
  643. </field>
  644. <field>
  645. <name>IWDG_STDBY</name>
  646. <description>Independent watchdog counter freeze in
  647. Standby mode</description>
  648. <bitOffset>18</bitOffset>
  649. <bitWidth>1</bitWidth>
  650. </field>
  651. <field>
  652. <name>WWDG_SW</name>
  653. <description>Window watchdog selection</description>
  654. <bitOffset>19</bitOffset>
  655. <bitWidth>1</bitWidth>
  656. </field>
  657. <field>
  658. <name>RAM_PARITY_CHECK</name>
  659. <description>SRAM parity check control</description>
  660. <bitOffset>22</bitOffset>
  661. <bitWidth>1</bitWidth>
  662. </field>
  663. <field>
  664. <name>nBOOT_SEL</name>
  665. <description>nBOOT_SEL</description>
  666. <bitOffset>24</bitOffset>
  667. <bitWidth>1</bitWidth>
  668. </field>
  669. <field>
  670. <name>nBOOT1</name>
  671. <description>Boot configuration</description>
  672. <bitOffset>25</bitOffset>
  673. <bitWidth>1</bitWidth>
  674. </field>
  675. <field>
  676. <name>nBOOT0</name>
  677. <description>nBOOT0 option bit</description>
  678. <bitOffset>26</bitOffset>
  679. <bitWidth>1</bitWidth>
  680. </field>
  681. <field>
  682. <name>NRST_MODE</name>
  683. <description>NRST_MODE</description>
  684. <bitOffset>27</bitOffset>
  685. <bitWidth>2</bitWidth>
  686. </field>
  687. <field>
  688. <name>IRHEN</name>
  689. <description>Internal reset holder enable
  690. bit</description>
  691. <bitOffset>29</bitOffset>
  692. <bitWidth>1</bitWidth>
  693. </field>
  694. </fields>
  695. </register>
  696. <register>
  697. <name>PCROP1ASR</name>
  698. <displayName>PCROP1ASR</displayName>
  699. <description>Flash PCROP zone A Start address
  700. register</description>
  701. <addressOffset>0x24</addressOffset>
  702. <size>0x20</size>
  703. <access>read-only</access>
  704. <resetValue>0xF0000000</resetValue>
  705. <fields>
  706. <field>
  707. <name>PCROP1A_STRT</name>
  708. <description>PCROP1A area start offset</description>
  709. <bitOffset>0</bitOffset>
  710. <bitWidth>8</bitWidth>
  711. </field>
  712. </fields>
  713. </register>
  714. <register>
  715. <name>PCROP1AER</name>
  716. <displayName>PCROP1AER</displayName>
  717. <description>Flash PCROP zone A End address
  718. register</description>
  719. <addressOffset>0x28</addressOffset>
  720. <size>0x20</size>
  721. <access>read-only</access>
  722. <resetValue>0xF0000000</resetValue>
  723. <fields>
  724. <field>
  725. <name>PCROP1A_END</name>
  726. <description>PCROP1A area end offset</description>
  727. <bitOffset>0</bitOffset>
  728. <bitWidth>8</bitWidth>
  729. </field>
  730. <field>
  731. <name>PCROP_RDP</name>
  732. <description>PCROP area preserved when RDP level
  733. decreased</description>
  734. <bitOffset>31</bitOffset>
  735. <bitWidth>1</bitWidth>
  736. </field>
  737. </fields>
  738. </register>
  739. <register>
  740. <name>WRP1AR</name>
  741. <displayName>WRP1AR</displayName>
  742. <description>Flash WRP area A address
  743. register</description>
  744. <addressOffset>0x2C</addressOffset>
  745. <size>0x20</size>
  746. <access>read-only</access>
  747. <resetValue>0xF0000000</resetValue>
  748. <fields>
  749. <field>
  750. <name>WRP1A_STRT</name>
  751. <description>WRP area A start offset</description>
  752. <bitOffset>0</bitOffset>
  753. <bitWidth>6</bitWidth>
  754. </field>
  755. <field>
  756. <name>WRP1A_END</name>
  757. <description>WRP area A end offset</description>
  758. <bitOffset>16</bitOffset>
  759. <bitWidth>6</bitWidth>
  760. </field>
  761. </fields>
  762. </register>
  763. <register>
  764. <name>WRP1BR</name>
  765. <displayName>WRP1BR</displayName>
  766. <description>Flash WRP area B address
  767. register</description>
  768. <addressOffset>0x30</addressOffset>
  769. <size>0x20</size>
  770. <access>read-only</access>
  771. <resetValue>0xF0000000</resetValue>
  772. <fields>
  773. <field>
  774. <name>WRP1B_STRT</name>
  775. <description>WRP area B start offset</description>
  776. <bitOffset>0</bitOffset>
  777. <bitWidth>6</bitWidth>
  778. </field>
  779. <field>
  780. <name>WRP1B_END</name>
  781. <description>WRP area B end offset</description>
  782. <bitOffset>16</bitOffset>
  783. <bitWidth>6</bitWidth>
  784. </field>
  785. </fields>
  786. </register>
  787. <register>
  788. <name>PCROP1BSR</name>
  789. <displayName>PCROP1BSR</displayName>
  790. <description>Flash PCROP zone B Start address
  791. register</description>
  792. <addressOffset>0x34</addressOffset>
  793. <size>0x20</size>
  794. <access>read-only</access>
  795. <resetValue>0xF0000000</resetValue>
  796. <fields>
  797. <field>
  798. <name>PCROP1B_STRT</name>
  799. <description>PCROP1B area start offset</description>
  800. <bitOffset>0</bitOffset>
  801. <bitWidth>8</bitWidth>
  802. </field>
  803. </fields>
  804. </register>
  805. <register>
  806. <name>PCROP1BER</name>
  807. <displayName>PCROP1BER</displayName>
  808. <description>Flash PCROP zone B End address
  809. register</description>
  810. <addressOffset>0x38</addressOffset>
  811. <size>0x20</size>
  812. <access>read-only</access>
  813. <resetValue>0xF0000000</resetValue>
  814. <fields>
  815. <field>
  816. <name>PCROP1B_END</name>
  817. <description>PCROP1B area end offset</description>
  818. <bitOffset>0</bitOffset>
  819. <bitWidth>8</bitWidth>
  820. </field>
  821. </fields>
  822. </register>
  823. <register>
  824. <name>SECR</name>
  825. <displayName>SECR</displayName>
  826. <description>Flash Security register</description>
  827. <addressOffset>0x80</addressOffset>
  828. <size>0x20</size>
  829. <access>read-only</access>
  830. <resetValue>0xF0000000</resetValue>
  831. <fields>
  832. <field>
  833. <name>SEC_SIZE</name>
  834. <description>Securable memory area size</description>
  835. <bitOffset>0</bitOffset>
  836. <bitWidth>7</bitWidth>
  837. </field>
  838. <field>
  839. <name>BOOT_LOCK</name>
  840. <description>used to force boot from user
  841. area</description>
  842. <bitOffset>16</bitOffset>
  843. <bitWidth>1</bitWidth>
  844. </field>
  845. </fields>
  846. </register>
  847. </registers>
  848. </peripheral>
  849. <peripheral>
  850. <name>RCC</name>
  851. <description>Reset and clock control</description>
  852. <groupName>RCC</groupName>
  853. <baseAddress>0x40021000</baseAddress>
  854. <addressBlock>
  855. <offset>0x0</offset>
  856. <size>0x400</size>
  857. <usage>registers</usage>
  858. </addressBlock>
  859. <interrupt>
  860. <name>RCC</name>
  861. <description>RCC global interrupt</description>
  862. <value>4</value>
  863. </interrupt>
  864. <registers>
  865. <register>
  866. <name>CR</name>
  867. <displayName>CR</displayName>
  868. <description>Clock control register</description>
  869. <addressOffset>0x0</addressOffset>
  870. <size>0x20</size>
  871. <access>read-write</access>
  872. <resetValue>0x00000063</resetValue>
  873. <fields>
  874. <field>
  875. <name>HSION</name>
  876. <description>HSI16 clock enable</description>
  877. <bitOffset>8</bitOffset>
  878. <bitWidth>1</bitWidth>
  879. </field>
  880. <field>
  881. <name>HSIKERON</name>
  882. <description>HSI16 always enable for peripheral
  883. kernels</description>
  884. <bitOffset>9</bitOffset>
  885. <bitWidth>1</bitWidth>
  886. </field>
  887. <field>
  888. <name>HSIRDY</name>
  889. <description>HSI16 clock ready flag</description>
  890. <bitOffset>10</bitOffset>
  891. <bitWidth>1</bitWidth>
  892. </field>
  893. <field>
  894. <name>HSIDIV</name>
  895. <description>HSI16 clock division
  896. factor</description>
  897. <bitOffset>11</bitOffset>
  898. <bitWidth>3</bitWidth>
  899. </field>
  900. <field>
  901. <name>HSEON</name>
  902. <description>HSE clock enable</description>
  903. <bitOffset>16</bitOffset>
  904. <bitWidth>1</bitWidth>
  905. </field>
  906. <field>
  907. <name>HSERDY</name>
  908. <description>HSE clock ready flag</description>
  909. <bitOffset>17</bitOffset>
  910. <bitWidth>1</bitWidth>
  911. </field>
  912. <field>
  913. <name>HSEBYP</name>
  914. <description>HSE crystal oscillator
  915. bypass</description>
  916. <bitOffset>18</bitOffset>
  917. <bitWidth>1</bitWidth>
  918. </field>
  919. <field>
  920. <name>CSSON</name>
  921. <description>Clock security system
  922. enable</description>
  923. <bitOffset>19</bitOffset>
  924. <bitWidth>1</bitWidth>
  925. </field>
  926. <field>
  927. <name>PLLON</name>
  928. <description>PLL enable</description>
  929. <bitOffset>24</bitOffset>
  930. <bitWidth>1</bitWidth>
  931. </field>
  932. <field>
  933. <name>PLLRDY</name>
  934. <description>PLL clock ready flag</description>
  935. <bitOffset>25</bitOffset>
  936. <bitWidth>1</bitWidth>
  937. </field>
  938. </fields>
  939. </register>
  940. <register>
  941. <name>ICSCR</name>
  942. <displayName>ICSCR</displayName>
  943. <description>Internal clock sources calibration
  944. register</description>
  945. <addressOffset>0x4</addressOffset>
  946. <size>0x20</size>
  947. <resetValue>0x10000000</resetValue>
  948. <fields>
  949. <field>
  950. <name>HSICAL</name>
  951. <description>HSI16 clock calibration</description>
  952. <bitOffset>0</bitOffset>
  953. <bitWidth>8</bitWidth>
  954. <access>read-only</access>
  955. </field>
  956. <field>
  957. <name>HSITRIM</name>
  958. <description>HSI16 clock trimming</description>
  959. <bitOffset>8</bitOffset>
  960. <bitWidth>7</bitWidth>
  961. <access>read-write</access>
  962. </field>
  963. </fields>
  964. </register>
  965. <register>
  966. <name>CFGR</name>
  967. <displayName>CFGR</displayName>
  968. <description>Clock configuration register</description>
  969. <addressOffset>0x8</addressOffset>
  970. <size>0x20</size>
  971. <resetValue>0x00000000</resetValue>
  972. <fields>
  973. <field>
  974. <name>MCOPRE</name>
  975. <description>Microcontroller clock output
  976. prescaler</description>
  977. <bitOffset>28</bitOffset>
  978. <bitWidth>3</bitWidth>
  979. <access>read-only</access>
  980. </field>
  981. <field>
  982. <name>MCOSEL</name>
  983. <description>Microcontroller clock
  984. output</description>
  985. <bitOffset>24</bitOffset>
  986. <bitWidth>3</bitWidth>
  987. <access>read-write</access>
  988. </field>
  989. <field>
  990. <name>PPRE</name>
  991. <description>APB prescaler</description>
  992. <bitOffset>12</bitOffset>
  993. <bitWidth>3</bitWidth>
  994. <access>read-write</access>
  995. </field>
  996. <field>
  997. <name>HPRE</name>
  998. <description>AHB prescaler</description>
  999. <bitOffset>8</bitOffset>
  1000. <bitWidth>4</bitWidth>
  1001. <access>read-write</access>
  1002. </field>
  1003. <field>
  1004. <name>SWS</name>
  1005. <description>System clock switch status</description>
  1006. <bitOffset>3</bitOffset>
  1007. <bitWidth>3</bitWidth>
  1008. <access>read-only</access>
  1009. </field>
  1010. <field>
  1011. <name>SW</name>
  1012. <description>System clock switch</description>
  1013. <bitOffset>0</bitOffset>
  1014. <bitWidth>3</bitWidth>
  1015. <access>read-write</access>
  1016. </field>
  1017. </fields>
  1018. </register>
  1019. <register>
  1020. <name>PLLSYSCFGR</name>
  1021. <displayName>PLLSYSCFGR</displayName>
  1022. <description>PLL configuration register</description>
  1023. <addressOffset>0xC</addressOffset>
  1024. <size>0x20</size>
  1025. <access>read-write</access>
  1026. <resetValue>0x00001000</resetValue>
  1027. <fields>
  1028. <field>
  1029. <name>PLLSRC</name>
  1030. <description>PLL input clock source</description>
  1031. <bitOffset>0</bitOffset>
  1032. <bitWidth>2</bitWidth>
  1033. </field>
  1034. <field>
  1035. <name>PLLM</name>
  1036. <description>Division factor M of the PLL input clock
  1037. divider</description>
  1038. <bitOffset>4</bitOffset>
  1039. <bitWidth>3</bitWidth>
  1040. </field>
  1041. <field>
  1042. <name>PLLN</name>
  1043. <description>PLL frequency multiplication factor
  1044. N</description>
  1045. <bitOffset>8</bitOffset>
  1046. <bitWidth>7</bitWidth>
  1047. </field>
  1048. <field>
  1049. <name>PLLPEN</name>
  1050. <description>PLLPCLK clock output
  1051. enable</description>
  1052. <bitOffset>16</bitOffset>
  1053. <bitWidth>1</bitWidth>
  1054. </field>
  1055. <field>
  1056. <name>PLLP</name>
  1057. <description>PLL VCO division factor P for PLLPCLK
  1058. clock output</description>
  1059. <bitOffset>17</bitOffset>
  1060. <bitWidth>5</bitWidth>
  1061. </field>
  1062. <field>
  1063. <name>PLLQEN</name>
  1064. <description>PLLQCLK clock output
  1065. enable</description>
  1066. <bitOffset>24</bitOffset>
  1067. <bitWidth>1</bitWidth>
  1068. </field>
  1069. <field>
  1070. <name>PLLQ</name>
  1071. <description>PLL VCO division factor Q for PLLQCLK
  1072. clock output</description>
  1073. <bitOffset>25</bitOffset>
  1074. <bitWidth>3</bitWidth>
  1075. </field>
  1076. <field>
  1077. <name>PLLREN</name>
  1078. <description>PLLRCLK clock output
  1079. enable</description>
  1080. <bitOffset>28</bitOffset>
  1081. <bitWidth>1</bitWidth>
  1082. </field>
  1083. <field>
  1084. <name>PLLR</name>
  1085. <description>PLL VCO division factor R for PLLRCLK
  1086. clock output</description>
  1087. <bitOffset>29</bitOffset>
  1088. <bitWidth>3</bitWidth>
  1089. </field>
  1090. </fields>
  1091. </register>
  1092. <register>
  1093. <name>CIER</name>
  1094. <displayName>CIER</displayName>
  1095. <description>Clock interrupt enable
  1096. register</description>
  1097. <addressOffset>0x18</addressOffset>
  1098. <size>0x20</size>
  1099. <access>read-write</access>
  1100. <resetValue>0x00000000</resetValue>
  1101. <fields>
  1102. <field>
  1103. <name>LSIRDYIE</name>
  1104. <description>LSI ready interrupt enable</description>
  1105. <bitOffset>0</bitOffset>
  1106. <bitWidth>1</bitWidth>
  1107. </field>
  1108. <field>
  1109. <name>LSERDYIE</name>
  1110. <description>LSE ready interrupt enable</description>
  1111. <bitOffset>1</bitOffset>
  1112. <bitWidth>1</bitWidth>
  1113. </field>
  1114. <field>
  1115. <name>HSIRDYIE</name>
  1116. <description>HSI ready interrupt enable</description>
  1117. <bitOffset>3</bitOffset>
  1118. <bitWidth>1</bitWidth>
  1119. </field>
  1120. <field>
  1121. <name>HSERDYIE</name>
  1122. <description>HSE ready interrupt enable</description>
  1123. <bitOffset>4</bitOffset>
  1124. <bitWidth>1</bitWidth>
  1125. </field>
  1126. <field>
  1127. <name>PLLSYSRDYIE</name>
  1128. <description>PLL ready interrupt enable</description>
  1129. <bitOffset>5</bitOffset>
  1130. <bitWidth>1</bitWidth>
  1131. </field>
  1132. </fields>
  1133. </register>
  1134. <register>
  1135. <name>CIFR</name>
  1136. <displayName>CIFR</displayName>
  1137. <description>Clock interrupt flag register</description>
  1138. <addressOffset>0x1C</addressOffset>
  1139. <size>0x20</size>
  1140. <access>read-only</access>
  1141. <resetValue>0x00000000</resetValue>
  1142. <fields>
  1143. <field>
  1144. <name>LSIRDYF</name>
  1145. <description>LSI ready interrupt flag</description>
  1146. <bitOffset>0</bitOffset>
  1147. <bitWidth>1</bitWidth>
  1148. </field>
  1149. <field>
  1150. <name>LSERDYF</name>
  1151. <description>LSE ready interrupt flag</description>
  1152. <bitOffset>1</bitOffset>
  1153. <bitWidth>1</bitWidth>
  1154. </field>
  1155. <field>
  1156. <name>HSIRDYF</name>
  1157. <description>HSI ready interrupt flag</description>
  1158. <bitOffset>3</bitOffset>
  1159. <bitWidth>1</bitWidth>
  1160. </field>
  1161. <field>
  1162. <name>HSERDYF</name>
  1163. <description>HSE ready interrupt flag</description>
  1164. <bitOffset>4</bitOffset>
  1165. <bitWidth>1</bitWidth>
  1166. </field>
  1167. <field>
  1168. <name>PLLSYSRDYF</name>
  1169. <description>PLL ready interrupt flag</description>
  1170. <bitOffset>5</bitOffset>
  1171. <bitWidth>1</bitWidth>
  1172. </field>
  1173. <field>
  1174. <name>CSSF</name>
  1175. <description>Clock security system interrupt
  1176. flag</description>
  1177. <bitOffset>8</bitOffset>
  1178. <bitWidth>1</bitWidth>
  1179. </field>
  1180. <field>
  1181. <name>LSECSSF</name>
  1182. <description>LSE Clock security system interrupt
  1183. flag</description>
  1184. <bitOffset>9</bitOffset>
  1185. <bitWidth>1</bitWidth>
  1186. </field>
  1187. </fields>
  1188. </register>
  1189. <register>
  1190. <name>CICR</name>
  1191. <displayName>CICR</displayName>
  1192. <description>Clock interrupt clear register</description>
  1193. <addressOffset>0x20</addressOffset>
  1194. <size>0x20</size>
  1195. <access>write-only</access>
  1196. <resetValue>0x00000000</resetValue>
  1197. <fields>
  1198. <field>
  1199. <name>LSIRDYC</name>
  1200. <description>LSI ready interrupt clear</description>
  1201. <bitOffset>0</bitOffset>
  1202. <bitWidth>1</bitWidth>
  1203. </field>
  1204. <field>
  1205. <name>LSERDYC</name>
  1206. <description>LSE ready interrupt clear</description>
  1207. <bitOffset>1</bitOffset>
  1208. <bitWidth>1</bitWidth>
  1209. </field>
  1210. <field>
  1211. <name>HSIRDYC</name>
  1212. <description>HSI ready interrupt clear</description>
  1213. <bitOffset>3</bitOffset>
  1214. <bitWidth>1</bitWidth>
  1215. </field>
  1216. <field>
  1217. <name>HSERDYC</name>
  1218. <description>HSE ready interrupt clear</description>
  1219. <bitOffset>4</bitOffset>
  1220. <bitWidth>1</bitWidth>
  1221. </field>
  1222. <field>
  1223. <name>PLLSYSRDYC</name>
  1224. <description>PLL ready interrupt clear</description>
  1225. <bitOffset>5</bitOffset>
  1226. <bitWidth>1</bitWidth>
  1227. </field>
  1228. <field>
  1229. <name>CSSC</name>
  1230. <description>Clock security system interrupt
  1231. clear</description>
  1232. <bitOffset>8</bitOffset>
  1233. <bitWidth>1</bitWidth>
  1234. </field>
  1235. <field>
  1236. <name>LSECSSC</name>
  1237. <description>LSE Clock security system interrupt
  1238. clear</description>
  1239. <bitOffset>9</bitOffset>
  1240. <bitWidth>1</bitWidth>
  1241. </field>
  1242. </fields>
  1243. </register>
  1244. <register>
  1245. <name>AHBRSTR</name>
  1246. <displayName>AHBRSTR</displayName>
  1247. <description>AHB peripheral reset register</description>
  1248. <addressOffset>0x28</addressOffset>
  1249. <size>0x20</size>
  1250. <access>read-write</access>
  1251. <resetValue>0x00000000</resetValue>
  1252. <fields>
  1253. <field>
  1254. <name>DMARST</name>
  1255. <description>DMA1 reset</description>
  1256. <bitOffset>0</bitOffset>
  1257. <bitWidth>1</bitWidth>
  1258. </field>
  1259. <field>
  1260. <name>FLASHRST</name>
  1261. <description>FLITF reset</description>
  1262. <bitOffset>8</bitOffset>
  1263. <bitWidth>1</bitWidth>
  1264. </field>
  1265. <field>
  1266. <name>CRCRST</name>
  1267. <description>CRC reset</description>
  1268. <bitOffset>12</bitOffset>
  1269. <bitWidth>1</bitWidth>
  1270. </field>
  1271. </fields>
  1272. </register>
  1273. <register>
  1274. <name>IOPRSTR</name>
  1275. <displayName>IOPRSTR</displayName>
  1276. <description>GPIO reset register</description>
  1277. <addressOffset>0x24</addressOffset>
  1278. <size>0x20</size>
  1279. <access>read-write</access>
  1280. <resetValue>0x00000000</resetValue>
  1281. <fields>
  1282. <field>
  1283. <name>IOPARST</name>
  1284. <description>I/O port A reset</description>
  1285. <bitOffset>0</bitOffset>
  1286. <bitWidth>1</bitWidth>
  1287. </field>
  1288. <field>
  1289. <name>IOPBRST</name>
  1290. <description>I/O port B reset</description>
  1291. <bitOffset>1</bitOffset>
  1292. <bitWidth>1</bitWidth>
  1293. </field>
  1294. <field>
  1295. <name>IOPCRST</name>
  1296. <description>I/O port C reset</description>
  1297. <bitOffset>2</bitOffset>
  1298. <bitWidth>1</bitWidth>
  1299. </field>
  1300. <field>
  1301. <name>IOPDRST</name>
  1302. <description>I/O port D reset</description>
  1303. <bitOffset>3</bitOffset>
  1304. <bitWidth>1</bitWidth>
  1305. </field>
  1306. <field>
  1307. <name>IOPFRST</name>
  1308. <description>I/O port F reset</description>
  1309. <bitOffset>5</bitOffset>
  1310. <bitWidth>1</bitWidth>
  1311. </field>
  1312. </fields>
  1313. </register>
  1314. <register>
  1315. <name>APBRSTR1</name>
  1316. <displayName>APBRSTR1</displayName>
  1317. <description>APB peripheral reset register
  1318. 1</description>
  1319. <addressOffset>0x2C</addressOffset>
  1320. <size>0x20</size>
  1321. <access>read-write</access>
  1322. <resetValue>0x00000000</resetValue>
  1323. <fields>
  1324. <field>
  1325. <name>TIM2RST</name>
  1326. <description>TIM2 timer reset</description>
  1327. <bitOffset>0</bitOffset>
  1328. <bitWidth>1</bitWidth>
  1329. </field>
  1330. <field>
  1331. <name>TIM3RST</name>
  1332. <description>TIM3 timer reset</description>
  1333. <bitOffset>1</bitOffset>
  1334. <bitWidth>1</bitWidth>
  1335. </field>
  1336. <field>
  1337. <name>SPI2RST</name>
  1338. <description>SPI2 reset</description>
  1339. <bitOffset>14</bitOffset>
  1340. <bitWidth>1</bitWidth>
  1341. </field>
  1342. <field>
  1343. <name>USART2RST</name>
  1344. <description>USART2 reset</description>
  1345. <bitOffset>17</bitOffset>
  1346. <bitWidth>1</bitWidth>
  1347. </field>
  1348. <field>
  1349. <name>I2C1RST</name>
  1350. <description>I2C1 reset</description>
  1351. <bitOffset>21</bitOffset>
  1352. <bitWidth>1</bitWidth>
  1353. </field>
  1354. <field>
  1355. <name>I2C2RST</name>
  1356. <description>I2C2 reset</description>
  1357. <bitOffset>22</bitOffset>
  1358. <bitWidth>1</bitWidth>
  1359. </field>
  1360. <field>
  1361. <name>DBGRST</name>
  1362. <description>Debug support reset</description>
  1363. <bitOffset>27</bitOffset>
  1364. <bitWidth>1</bitWidth>
  1365. </field>
  1366. <field>
  1367. <name>PWRRST</name>
  1368. <description>Power interface reset</description>
  1369. <bitOffset>28</bitOffset>
  1370. <bitWidth>1</bitWidth>
  1371. </field>
  1372. </fields>
  1373. </register>
  1374. <register>
  1375. <name>APBRSTR2</name>
  1376. <displayName>APBRSTR2</displayName>
  1377. <description>APB peripheral reset register
  1378. 2</description>
  1379. <addressOffset>0x30</addressOffset>
  1380. <size>0x20</size>
  1381. <access>read-write</access>
  1382. <resetValue>0x00000000</resetValue>
  1383. <fields>
  1384. <field>
  1385. <name>SYSCFGRST</name>
  1386. <description>SYSCFG, COMP and VREFBUF
  1387. reset</description>
  1388. <bitOffset>0</bitOffset>
  1389. <bitWidth>1</bitWidth>
  1390. </field>
  1391. <field>
  1392. <name>TIM1RST</name>
  1393. <description>TIM1 timer reset</description>
  1394. <bitOffset>11</bitOffset>
  1395. <bitWidth>1</bitWidth>
  1396. </field>
  1397. <field>
  1398. <name>SPI1RST</name>
  1399. <description>SPI1 reset</description>
  1400. <bitOffset>12</bitOffset>
  1401. <bitWidth>1</bitWidth>
  1402. </field>
  1403. <field>
  1404. <name>USART1RST</name>
  1405. <description>USART1 reset</description>
  1406. <bitOffset>14</bitOffset>
  1407. <bitWidth>1</bitWidth>
  1408. </field>
  1409. <field>
  1410. <name>TIM14RST</name>
  1411. <description>TIM14 timer reset</description>
  1412. <bitOffset>15</bitOffset>
  1413. <bitWidth>1</bitWidth>
  1414. </field>
  1415. <field>
  1416. <name>TIM16RST</name>
  1417. <description>TIM16 timer reset</description>
  1418. <bitOffset>17</bitOffset>
  1419. <bitWidth>1</bitWidth>
  1420. </field>
  1421. <field>
  1422. <name>TIM17RST</name>
  1423. <description>TIM17 timer reset</description>
  1424. <bitOffset>18</bitOffset>
  1425. <bitWidth>1</bitWidth>
  1426. </field>
  1427. <field>
  1428. <name>ADCRST</name>
  1429. <description>ADC reset</description>
  1430. <bitOffset>20</bitOffset>
  1431. <bitWidth>1</bitWidth>
  1432. </field>
  1433. </fields>
  1434. </register>
  1435. <register>
  1436. <name>IOPENR</name>
  1437. <displayName>IOPENR</displayName>
  1438. <description>GPIO clock enable register</description>
  1439. <addressOffset>0x34</addressOffset>
  1440. <size>0x20</size>
  1441. <access>read-write</access>
  1442. <resetValue>0x00000000</resetValue>
  1443. <fields>
  1444. <field>
  1445. <name>IOPAEN</name>
  1446. <description>I/O port A clock enable</description>
  1447. <bitOffset>0</bitOffset>
  1448. <bitWidth>1</bitWidth>
  1449. </field>
  1450. <field>
  1451. <name>IOPBEN</name>
  1452. <description>I/O port B clock enable</description>
  1453. <bitOffset>1</bitOffset>
  1454. <bitWidth>1</bitWidth>
  1455. </field>
  1456. <field>
  1457. <name>IOPCEN</name>
  1458. <description>I/O port C clock enable</description>
  1459. <bitOffset>2</bitOffset>
  1460. <bitWidth>1</bitWidth>
  1461. </field>
  1462. <field>
  1463. <name>IOPDEN</name>
  1464. <description>I/O port D clock enable</description>
  1465. <bitOffset>3</bitOffset>
  1466. <bitWidth>1</bitWidth>
  1467. </field>
  1468. <field>
  1469. <name>IOPFEN</name>
  1470. <description>I/O port F clock enable</description>
  1471. <bitOffset>5</bitOffset>
  1472. <bitWidth>1</bitWidth>
  1473. </field>
  1474. </fields>
  1475. </register>
  1476. <register>
  1477. <name>AHBENR</name>
  1478. <displayName>AHBENR</displayName>
  1479. <description>AHB peripheral clock enable
  1480. register</description>
  1481. <addressOffset>0x38</addressOffset>
  1482. <size>0x20</size>
  1483. <access>read-write</access>
  1484. <resetValue>0x00000000</resetValue>
  1485. <fields>
  1486. <field>
  1487. <name>DMAEN</name>
  1488. <description>DMA clock enable</description>
  1489. <bitOffset>0</bitOffset>
  1490. <bitWidth>1</bitWidth>
  1491. </field>
  1492. <field>
  1493. <name>FLASHEN</name>
  1494. <description>Flash memory interface clock
  1495. enable</description>
  1496. <bitOffset>8</bitOffset>
  1497. <bitWidth>1</bitWidth>
  1498. </field>
  1499. <field>
  1500. <name>CRCEN</name>
  1501. <description>CRC clock enable</description>
  1502. <bitOffset>12</bitOffset>
  1503. <bitWidth>1</bitWidth>
  1504. </field>
  1505. </fields>
  1506. </register>
  1507. <register>
  1508. <name>APBENR1</name>
  1509. <displayName>APBENR1</displayName>
  1510. <description>APB peripheral clock enable register
  1511. 1</description>
  1512. <addressOffset>0x3C</addressOffset>
  1513. <size>0x20</size>
  1514. <access>read-write</access>
  1515. <resetValue>0x00000000</resetValue>
  1516. <fields>
  1517. <field>
  1518. <name>TIM2EN</name>
  1519. <description>TIM2 timer clock enable</description>
  1520. <bitOffset>0</bitOffset>
  1521. <bitWidth>1</bitWidth>
  1522. </field>
  1523. <field>
  1524. <name>TIM3EN</name>
  1525. <description>TIM3 timer clock enable</description>
  1526. <bitOffset>1</bitOffset>
  1527. <bitWidth>1</bitWidth>
  1528. </field>
  1529. <field>
  1530. <name>RTCAPBEN</name>
  1531. <description>RTC APB clock enable</description>
  1532. <bitOffset>10</bitOffset>
  1533. <bitWidth>1</bitWidth>
  1534. </field>
  1535. <field>
  1536. <name>WWDGEN</name>
  1537. <description>WWDG clock enable</description>
  1538. <bitOffset>11</bitOffset>
  1539. <bitWidth>1</bitWidth>
  1540. </field>
  1541. <field>
  1542. <name>SPI2EN</name>
  1543. <description>SPI2 clock enable</description>
  1544. <bitOffset>14</bitOffset>
  1545. <bitWidth>1</bitWidth>
  1546. </field>
  1547. <field>
  1548. <name>USART2EN</name>
  1549. <description>USART2 clock enable</description>
  1550. <bitOffset>17</bitOffset>
  1551. <bitWidth>1</bitWidth>
  1552. </field>
  1553. <field>
  1554. <name>I2C1EN</name>
  1555. <description>I2C1 clock enable</description>
  1556. <bitOffset>21</bitOffset>
  1557. <bitWidth>1</bitWidth>
  1558. </field>
  1559. <field>
  1560. <name>I2C2EN</name>
  1561. <description>I2C2 clock enable</description>
  1562. <bitOffset>22</bitOffset>
  1563. <bitWidth>1</bitWidth>
  1564. </field>
  1565. <field>
  1566. <name>DBGEN</name>
  1567. <description>Debug support clock enable</description>
  1568. <bitOffset>27</bitOffset>
  1569. <bitWidth>1</bitWidth>
  1570. </field>
  1571. <field>
  1572. <name>PWREN</name>
  1573. <description>Power interface clock
  1574. enable</description>
  1575. <bitOffset>28</bitOffset>
  1576. <bitWidth>1</bitWidth>
  1577. </field>
  1578. </fields>
  1579. </register>
  1580. <register>
  1581. <name>APBENR2</name>
  1582. <displayName>APBENR2</displayName>
  1583. <description>APB peripheral clock enable register
  1584. 2</description>
  1585. <addressOffset>0x40</addressOffset>
  1586. <size>0x20</size>
  1587. <access>read-write</access>
  1588. <resetValue>0x00000000</resetValue>
  1589. <fields>
  1590. <field>
  1591. <name>SYSCFGEN</name>
  1592. <description>SYSCFG, COMP and VREFBUF clock
  1593. enable</description>
  1594. <bitOffset>0</bitOffset>
  1595. <bitWidth>1</bitWidth>
  1596. </field>
  1597. <field>
  1598. <name>TIM1EN</name>
  1599. <description>TIM1 timer clock enable</description>
  1600. <bitOffset>11</bitOffset>
  1601. <bitWidth>1</bitWidth>
  1602. </field>
  1603. <field>
  1604. <name>SPI1EN</name>
  1605. <description>SPI1 clock enable</description>
  1606. <bitOffset>12</bitOffset>
  1607. <bitWidth>1</bitWidth>
  1608. </field>
  1609. <field>
  1610. <name>USART1EN</name>
  1611. <description>USART1 clock enable</description>
  1612. <bitOffset>14</bitOffset>
  1613. <bitWidth>1</bitWidth>
  1614. </field>
  1615. <field>
  1616. <name>TIM14EN</name>
  1617. <description>TIM14 timer clock enable</description>
  1618. <bitOffset>15</bitOffset>
  1619. <bitWidth>1</bitWidth>
  1620. </field>
  1621. <field>
  1622. <name>TIM16EN</name>
  1623. <description>TIM16 timer clock enable</description>
  1624. <bitOffset>17</bitOffset>
  1625. <bitWidth>1</bitWidth>
  1626. </field>
  1627. <field>
  1628. <name>TIM17EN</name>
  1629. <description>TIM16 timer clock enable</description>
  1630. <bitOffset>18</bitOffset>
  1631. <bitWidth>1</bitWidth>
  1632. </field>
  1633. <field>
  1634. <name>ADCEN</name>
  1635. <description>ADC clock enable</description>
  1636. <bitOffset>20</bitOffset>
  1637. <bitWidth>1</bitWidth>
  1638. </field>
  1639. </fields>
  1640. </register>
  1641. <register>
  1642. <name>IOPSMENR</name>
  1643. <displayName>IOPSMENR</displayName>
  1644. <description>GPIO in Sleep mode clock enable
  1645. register</description>
  1646. <addressOffset>0x44</addressOffset>
  1647. <size>0x20</size>
  1648. <access>read-write</access>
  1649. <resetValue>0x00000000</resetValue>
  1650. <fields>
  1651. <field>
  1652. <name>IOPASMEN</name>
  1653. <description>I/O port A clock enable during Sleep
  1654. mode</description>
  1655. <bitOffset>0</bitOffset>
  1656. <bitWidth>1</bitWidth>
  1657. </field>
  1658. <field>
  1659. <name>IOPBSMEN</name>
  1660. <description>I/O port B clock enable during Sleep
  1661. mode</description>
  1662. <bitOffset>1</bitOffset>
  1663. <bitWidth>1</bitWidth>
  1664. </field>
  1665. <field>
  1666. <name>IOPCSMEN</name>
  1667. <description>I/O port C clock enable during Sleep
  1668. mode</description>
  1669. <bitOffset>2</bitOffset>
  1670. <bitWidth>1</bitWidth>
  1671. </field>
  1672. <field>
  1673. <name>IOPDSMEN</name>
  1674. <description>I/O port D clock enable during Sleep
  1675. mode</description>
  1676. <bitOffset>3</bitOffset>
  1677. <bitWidth>1</bitWidth>
  1678. </field>
  1679. <field>
  1680. <name>IOPFSMEN</name>
  1681. <description>I/O port F clock enable during Sleep
  1682. mode</description>
  1683. <bitOffset>5</bitOffset>
  1684. <bitWidth>1</bitWidth>
  1685. </field>
  1686. </fields>
  1687. </register>
  1688. <register>
  1689. <name>AHBSMENR</name>
  1690. <displayName>AHBSMENR</displayName>
  1691. <description>AHB peripheral clock enable in Sleep mode
  1692. register</description>
  1693. <addressOffset>0x48</addressOffset>
  1694. <size>0x20</size>
  1695. <access>read-write</access>
  1696. <resetValue>0x00000000</resetValue>
  1697. <fields>
  1698. <field>
  1699. <name>DMASMEN</name>
  1700. <description>DMA clock enable during Sleep
  1701. mode</description>
  1702. <bitOffset>0</bitOffset>
  1703. <bitWidth>1</bitWidth>
  1704. </field>
  1705. <field>
  1706. <name>FLASHSMEN</name>
  1707. <description>Flash memory interface clock enable
  1708. during Sleep mode</description>
  1709. <bitOffset>8</bitOffset>
  1710. <bitWidth>1</bitWidth>
  1711. </field>
  1712. <field>
  1713. <name>SRAMSMEN</name>
  1714. <description>SRAM clock enable during Sleep
  1715. mode</description>
  1716. <bitOffset>9</bitOffset>
  1717. <bitWidth>1</bitWidth>
  1718. </field>
  1719. <field>
  1720. <name>CRCSMEN</name>
  1721. <description>CRC clock enable during Sleep
  1722. mode</description>
  1723. <bitOffset>12</bitOffset>
  1724. <bitWidth>1</bitWidth>
  1725. </field>
  1726. </fields>
  1727. </register>
  1728. <register>
  1729. <name>APBSMENR1</name>
  1730. <displayName>APBSMENR1</displayName>
  1731. <description>APB peripheral clock enable in Sleep mode
  1732. register 1</description>
  1733. <addressOffset>0x4C</addressOffset>
  1734. <size>0x20</size>
  1735. <access>read-write</access>
  1736. <resetValue>0x00000000</resetValue>
  1737. <fields>
  1738. <field>
  1739. <name>TIM2SMEN</name>
  1740. <description>TIM2 timer clock enable during Sleep
  1741. mode</description>
  1742. <bitOffset>0</bitOffset>
  1743. <bitWidth>1</bitWidth>
  1744. </field>
  1745. <field>
  1746. <name>TIM3SMEN</name>
  1747. <description>TIM3 timer clock enable during Sleep
  1748. mode</description>
  1749. <bitOffset>1</bitOffset>
  1750. <bitWidth>1</bitWidth>
  1751. </field>
  1752. <field>
  1753. <name>RTCAPBSMEN</name>
  1754. <description>RTC APB clock enable during Sleep
  1755. mode</description>
  1756. <bitOffset>10</bitOffset>
  1757. <bitWidth>1</bitWidth>
  1758. </field>
  1759. <field>
  1760. <name>WWDGSMEN</name>
  1761. <description>WWDG clock enable during Sleep
  1762. mode</description>
  1763. <bitOffset>11</bitOffset>
  1764. <bitWidth>1</bitWidth>
  1765. </field>
  1766. <field>
  1767. <name>SPI2SMEN</name>
  1768. <description>SPI2 clock enable during Sleep
  1769. mode</description>
  1770. <bitOffset>14</bitOffset>
  1771. <bitWidth>1</bitWidth>
  1772. </field>
  1773. <field>
  1774. <name>USART2SMEN</name>
  1775. <description>USART2 clock enable during Sleep
  1776. mode</description>
  1777. <bitOffset>17</bitOffset>
  1778. <bitWidth>1</bitWidth>
  1779. </field>
  1780. <field>
  1781. <name>I2C1SMEN</name>
  1782. <description>I2C1 clock enable during Sleep
  1783. mode</description>
  1784. <bitOffset>21</bitOffset>
  1785. <bitWidth>1</bitWidth>
  1786. </field>
  1787. <field>
  1788. <name>I2C2SMEN</name>
  1789. <description>I2C2 clock enable during Sleep
  1790. mode</description>
  1791. <bitOffset>22</bitOffset>
  1792. <bitWidth>1</bitWidth>
  1793. </field>
  1794. <field>
  1795. <name>DBGSMEN</name>
  1796. <description>Debug support clock enable during Sleep
  1797. mode</description>
  1798. <bitOffset>27</bitOffset>
  1799. <bitWidth>1</bitWidth>
  1800. </field>
  1801. <field>
  1802. <name>PWRSMEN</name>
  1803. <description>Power interface clock enable during
  1804. Sleep mode</description>
  1805. <bitOffset>28</bitOffset>
  1806. <bitWidth>1</bitWidth>
  1807. </field>
  1808. </fields>
  1809. </register>
  1810. <register>
  1811. <name>APBSMENR2</name>
  1812. <displayName>APBSMENR2</displayName>
  1813. <description>APB peripheral clock enable in Sleep mode
  1814. register 2</description>
  1815. <addressOffset>0x50</addressOffset>
  1816. <size>0x20</size>
  1817. <access>read-write</access>
  1818. <resetValue>0x00000000</resetValue>
  1819. <fields>
  1820. <field>
  1821. <name>SYSCFGSMEN</name>
  1822. <description>SYSCFG, COMP and VREFBUF clock enable
  1823. during Sleep mode</description>
  1824. <bitOffset>0</bitOffset>
  1825. <bitWidth>1</bitWidth>
  1826. </field>
  1827. <field>
  1828. <name>TIM1SMEN</name>
  1829. <description>TIM1 timer clock enable during Sleep
  1830. mode</description>
  1831. <bitOffset>11</bitOffset>
  1832. <bitWidth>1</bitWidth>
  1833. </field>
  1834. <field>
  1835. <name>SPI1SMEN</name>
  1836. <description>SPI1 clock enable during Sleep
  1837. mode</description>
  1838. <bitOffset>12</bitOffset>
  1839. <bitWidth>1</bitWidth>
  1840. </field>
  1841. <field>
  1842. <name>USART1SMEN</name>
  1843. <description>USART1 clock enable during Sleep
  1844. mode</description>
  1845. <bitOffset>14</bitOffset>
  1846. <bitWidth>1</bitWidth>
  1847. </field>
  1848. <field>
  1849. <name>TIM14SMEN</name>
  1850. <description>TIM14 timer clock enable during Sleep
  1851. mode</description>
  1852. <bitOffset>15</bitOffset>
  1853. <bitWidth>1</bitWidth>
  1854. </field>
  1855. <field>
  1856. <name>TIM16SMEN</name>
  1857. <description>TIM16 timer clock enable during Sleep
  1858. mode</description>
  1859. <bitOffset>17</bitOffset>
  1860. <bitWidth>1</bitWidth>
  1861. </field>
  1862. <field>
  1863. <name>TIM17SMEN</name>
  1864. <description>TIM16 timer clock enable during Sleep
  1865. mode</description>
  1866. <bitOffset>18</bitOffset>
  1867. <bitWidth>1</bitWidth>
  1868. </field>
  1869. <field>
  1870. <name>ADCSMEN</name>
  1871. <description>ADC clock enable during Sleep
  1872. mode</description>
  1873. <bitOffset>20</bitOffset>
  1874. <bitWidth>1</bitWidth>
  1875. </field>
  1876. </fields>
  1877. </register>
  1878. <register>
  1879. <name>CCIPR</name>
  1880. <displayName>CCIPR</displayName>
  1881. <description>Peripherals independent clock configuration
  1882. register</description>
  1883. <addressOffset>0x54</addressOffset>
  1884. <size>0x20</size>
  1885. <access>read-write</access>
  1886. <resetValue>0x00000000</resetValue>
  1887. <fields>
  1888. <field>
  1889. <name>USART1SEL</name>
  1890. <description>USART1 clock source
  1891. selection</description>
  1892. <bitOffset>0</bitOffset>
  1893. <bitWidth>2</bitWidth>
  1894. </field>
  1895. <field>
  1896. <name>I2C1SEL</name>
  1897. <description>I2C1 clock source
  1898. selection</description>
  1899. <bitOffset>12</bitOffset>
  1900. <bitWidth>2</bitWidth>
  1901. </field>
  1902. <field>
  1903. <name>I2S2SEL</name>
  1904. <description>I2S1 clock source
  1905. selection</description>
  1906. <bitOffset>14</bitOffset>
  1907. <bitWidth>2</bitWidth>
  1908. </field>
  1909. <field>
  1910. <name>TIM1SEL</name>
  1911. <description>TIM1 clock source
  1912. selection</description>
  1913. <bitOffset>22</bitOffset>
  1914. <bitWidth>1</bitWidth>
  1915. </field>
  1916. <field>
  1917. <name>RNGSEL</name>
  1918. <description>RNG clock source selection</description>
  1919. <bitOffset>26</bitOffset>
  1920. <bitWidth>2</bitWidth>
  1921. </field>
  1922. <field>
  1923. <name>RNGDIV</name>
  1924. <description>Division factor of RNG clock
  1925. divider</description>
  1926. <bitOffset>28</bitOffset>
  1927. <bitWidth>2</bitWidth>
  1928. </field>
  1929. <field>
  1930. <name>ADCSEL</name>
  1931. <description>ADCs clock source
  1932. selection</description>
  1933. <bitOffset>30</bitOffset>
  1934. <bitWidth>2</bitWidth>
  1935. </field>
  1936. </fields>
  1937. </register>
  1938. <register>
  1939. <name>BDCR</name>
  1940. <displayName>BDCR</displayName>
  1941. <description>RTC domain control register</description>
  1942. <addressOffset>0x5C</addressOffset>
  1943. <size>0x20</size>
  1944. <access>read-write</access>
  1945. <resetValue>0x00000000</resetValue>
  1946. <fields>
  1947. <field>
  1948. <name>LSEON</name>
  1949. <description>LSE oscillator enable</description>
  1950. <bitOffset>0</bitOffset>
  1951. <bitWidth>1</bitWidth>
  1952. </field>
  1953. <field>
  1954. <name>LSERDY</name>
  1955. <description>LSE oscillator ready</description>
  1956. <bitOffset>1</bitOffset>
  1957. <bitWidth>1</bitWidth>
  1958. </field>
  1959. <field>
  1960. <name>LSEBYP</name>
  1961. <description>LSE oscillator bypass</description>
  1962. <bitOffset>2</bitOffset>
  1963. <bitWidth>1</bitWidth>
  1964. </field>
  1965. <field>
  1966. <name>LSEDRV</name>
  1967. <description>LSE oscillator drive
  1968. capability</description>
  1969. <bitOffset>3</bitOffset>
  1970. <bitWidth>2</bitWidth>
  1971. </field>
  1972. <field>
  1973. <name>LSECSSON</name>
  1974. <description>CSS on LSE enable</description>
  1975. <bitOffset>5</bitOffset>
  1976. <bitWidth>1</bitWidth>
  1977. </field>
  1978. <field>
  1979. <name>LSECSSD</name>
  1980. <description>CSS on LSE failure
  1981. Detection</description>
  1982. <bitOffset>6</bitOffset>
  1983. <bitWidth>1</bitWidth>
  1984. </field>
  1985. <field>
  1986. <name>RTCSEL</name>
  1987. <description>RTC clock source selection</description>
  1988. <bitOffset>8</bitOffset>
  1989. <bitWidth>2</bitWidth>
  1990. </field>
  1991. <field>
  1992. <name>RTCEN</name>
  1993. <description>RTC clock enable</description>
  1994. <bitOffset>15</bitOffset>
  1995. <bitWidth>1</bitWidth>
  1996. </field>
  1997. <field>
  1998. <name>BDRST</name>
  1999. <description>RTC domain software reset</description>
  2000. <bitOffset>16</bitOffset>
  2001. <bitWidth>1</bitWidth>
  2002. </field>
  2003. <field>
  2004. <name>LSCOEN</name>
  2005. <description>Low-speed clock output (LSCO)
  2006. enable</description>
  2007. <bitOffset>24</bitOffset>
  2008. <bitWidth>1</bitWidth>
  2009. </field>
  2010. <field>
  2011. <name>LSCOSEL</name>
  2012. <description>Low-speed clock output
  2013. selection</description>
  2014. <bitOffset>25</bitOffset>
  2015. <bitWidth>1</bitWidth>
  2016. </field>
  2017. </fields>
  2018. </register>
  2019. <register>
  2020. <name>CSR</name>
  2021. <displayName>CSR</displayName>
  2022. <description>Control/status register</description>
  2023. <addressOffset>0x60</addressOffset>
  2024. <size>0x20</size>
  2025. <access>read-write</access>
  2026. <resetValue>0x00000000</resetValue>
  2027. <fields>
  2028. <field>
  2029. <name>LSION</name>
  2030. <description>LSI oscillator enable</description>
  2031. <bitOffset>0</bitOffset>
  2032. <bitWidth>1</bitWidth>
  2033. </field>
  2034. <field>
  2035. <name>LSIRDY</name>
  2036. <description>LSI oscillator ready</description>
  2037. <bitOffset>1</bitOffset>
  2038. <bitWidth>1</bitWidth>
  2039. </field>
  2040. <field>
  2041. <name>RMVF</name>
  2042. <description>Remove reset flags</description>
  2043. <bitOffset>23</bitOffset>
  2044. <bitWidth>1</bitWidth>
  2045. </field>
  2046. <field>
  2047. <name>OBLRSTF</name>
  2048. <description>Option byte loader reset
  2049. flag</description>
  2050. <bitOffset>25</bitOffset>
  2051. <bitWidth>1</bitWidth>
  2052. </field>
  2053. <field>
  2054. <name>PINRSTF</name>
  2055. <description>Pin reset flag</description>
  2056. <bitOffset>26</bitOffset>
  2057. <bitWidth>1</bitWidth>
  2058. </field>
  2059. <field>
  2060. <name>PWRRSTF</name>
  2061. <description>BOR or POR/PDR flag</description>
  2062. <bitOffset>27</bitOffset>
  2063. <bitWidth>1</bitWidth>
  2064. </field>
  2065. <field>
  2066. <name>SFTRSTF</name>
  2067. <description>Software reset flag</description>
  2068. <bitOffset>28</bitOffset>
  2069. <bitWidth>1</bitWidth>
  2070. </field>
  2071. <field>
  2072. <name>IWDGRSTF</name>
  2073. <description>Independent window watchdog reset
  2074. flag</description>
  2075. <bitOffset>29</bitOffset>
  2076. <bitWidth>1</bitWidth>
  2077. </field>
  2078. <field>
  2079. <name>WWDGRSTF</name>
  2080. <description>Window watchdog reset flag</description>
  2081. <bitOffset>30</bitOffset>
  2082. <bitWidth>1</bitWidth>
  2083. </field>
  2084. <field>
  2085. <name>LPWRRSTF</name>
  2086. <description>Low-power reset flag</description>
  2087. <bitOffset>31</bitOffset>
  2088. <bitWidth>1</bitWidth>
  2089. </field>
  2090. </fields>
  2091. </register>
  2092. </registers>
  2093. </peripheral>
  2094. <peripheral>
  2095. <name>PWR</name>
  2096. <description>Power control</description>
  2097. <groupName>PWR</groupName>
  2098. <baseAddress>0x40007000</baseAddress>
  2099. <addressBlock>
  2100. <offset>0x0</offset>
  2101. <size>0x400</size>
  2102. <usage>registers</usage>
  2103. </addressBlock>
  2104. <registers>
  2105. <register>
  2106. <name>CR1</name>
  2107. <displayName>CR1</displayName>
  2108. <description>Power control register 1</description>
  2109. <addressOffset>0x0</addressOffset>
  2110. <size>0x20</size>
  2111. <access>read-write</access>
  2112. <resetValue>0x00000200</resetValue>
  2113. <fields>
  2114. <field>
  2115. <name>LPR</name>
  2116. <description>Low-power run</description>
  2117. <bitOffset>14</bitOffset>
  2118. <bitWidth>1</bitWidth>
  2119. </field>
  2120. <field>
  2121. <name>VOS</name>
  2122. <description>Voltage scaling range
  2123. selection</description>
  2124. <bitOffset>9</bitOffset>
  2125. <bitWidth>2</bitWidth>
  2126. </field>
  2127. <field>
  2128. <name>DBP</name>
  2129. <description>Disable backup domain write
  2130. protection</description>
  2131. <bitOffset>8</bitOffset>
  2132. <bitWidth>1</bitWidth>
  2133. </field>
  2134. <field>
  2135. <name>FPD_LPSLP</name>
  2136. <description>Flash memory powered down during
  2137. Low-power sleep mode</description>
  2138. <bitOffset>5</bitOffset>
  2139. <bitWidth>1</bitWidth>
  2140. </field>
  2141. <field>
  2142. <name>FPD_LPRUN</name>
  2143. <description>Flash memory powered down during
  2144. Low-power run mode</description>
  2145. <bitOffset>4</bitOffset>
  2146. <bitWidth>1</bitWidth>
  2147. </field>
  2148. <field>
  2149. <name>FPD_STOP</name>
  2150. <description>Flash memory powered down during Stop
  2151. mode</description>
  2152. <bitOffset>3</bitOffset>
  2153. <bitWidth>1</bitWidth>
  2154. </field>
  2155. <field>
  2156. <name>LPMS</name>
  2157. <description>Low-power mode selection</description>
  2158. <bitOffset>0</bitOffset>
  2159. <bitWidth>3</bitWidth>
  2160. </field>
  2161. </fields>
  2162. </register>
  2163. <register>
  2164. <name>CR2</name>
  2165. <displayName>CR2</displayName>
  2166. <description>Power control register 2</description>
  2167. <addressOffset>0x4</addressOffset>
  2168. <size>0x20</size>
  2169. <access>read-write</access>
  2170. <resetValue>0x00000000</resetValue>
  2171. <fields>
  2172. <field>
  2173. <name>PVDE</name>
  2174. <description>Power voltage detector
  2175. enable</description>
  2176. <bitOffset>0</bitOffset>
  2177. <bitWidth>1</bitWidth>
  2178. </field>
  2179. <field>
  2180. <name>PVDFT</name>
  2181. <description>Power voltage detector falling threshold
  2182. selection</description>
  2183. <bitOffset>1</bitOffset>
  2184. <bitWidth>3</bitWidth>
  2185. </field>
  2186. <field>
  2187. <name>PVDRT</name>
  2188. <description>Power voltage detector rising threshold
  2189. selection</description>
  2190. <bitOffset>4</bitOffset>
  2191. <bitWidth>3</bitWidth>
  2192. </field>
  2193. </fields>
  2194. </register>
  2195. <register>
  2196. <name>CR3</name>
  2197. <displayName>CR3</displayName>
  2198. <description>Power control register 3</description>
  2199. <addressOffset>0x8</addressOffset>
  2200. <size>0x20</size>
  2201. <access>read-write</access>
  2202. <resetValue>0X00008000</resetValue>
  2203. <fields>
  2204. <field>
  2205. <name>EWUP1</name>
  2206. <description>Enable Wakeup pin WKUP1</description>
  2207. <bitOffset>0</bitOffset>
  2208. <bitWidth>1</bitWidth>
  2209. </field>
  2210. <field>
  2211. <name>EWUP2</name>
  2212. <description>Enable Wakeup pin WKUP2</description>
  2213. <bitOffset>1</bitOffset>
  2214. <bitWidth>1</bitWidth>
  2215. </field>
  2216. <field>
  2217. <name>EWUP4</name>
  2218. <description>Enable Wakeup pin WKUP4</description>
  2219. <bitOffset>3</bitOffset>
  2220. <bitWidth>1</bitWidth>
  2221. </field>
  2222. <field>
  2223. <name>EWUP5</name>
  2224. <description>Enable WKUP5 wakeup pin</description>
  2225. <bitOffset>4</bitOffset>
  2226. <bitWidth>1</bitWidth>
  2227. </field>
  2228. <field>
  2229. <name>EWUP6</name>
  2230. <description>Enable WKUP6 wakeup pin</description>
  2231. <bitOffset>5</bitOffset>
  2232. <bitWidth>1</bitWidth>
  2233. </field>
  2234. <field>
  2235. <name>RRS</name>
  2236. <description>SRAM retention in Standby
  2237. mode</description>
  2238. <bitOffset>8</bitOffset>
  2239. <bitWidth>1</bitWidth>
  2240. </field>
  2241. <field>
  2242. <name>ULPEN</name>
  2243. <description>Enable the periodical sampling mode for
  2244. PDR detection</description>
  2245. <bitOffset>9</bitOffset>
  2246. <bitWidth>1</bitWidth>
  2247. </field>
  2248. <field>
  2249. <name>APC</name>
  2250. <description>Apply pull-up and pull-down
  2251. configuration</description>
  2252. <bitOffset>10</bitOffset>
  2253. <bitWidth>1</bitWidth>
  2254. </field>
  2255. <field>
  2256. <name>EIWUL</name>
  2257. <description>Enable internal wakeup
  2258. line</description>
  2259. <bitOffset>15</bitOffset>
  2260. <bitWidth>1</bitWidth>
  2261. </field>
  2262. </fields>
  2263. </register>
  2264. <register>
  2265. <name>CR4</name>
  2266. <displayName>CR4</displayName>
  2267. <description>Power control register 4</description>
  2268. <addressOffset>0xC</addressOffset>
  2269. <size>0x20</size>
  2270. <access>read-write</access>
  2271. <resetValue>0x00000000</resetValue>
  2272. <fields>
  2273. <field>
  2274. <name>WP1</name>
  2275. <description>Wakeup pin WKUP1 polarity</description>
  2276. <bitOffset>0</bitOffset>
  2277. <bitWidth>1</bitWidth>
  2278. </field>
  2279. <field>
  2280. <name>WP2</name>
  2281. <description>Wakeup pin WKUP2 polarity</description>
  2282. <bitOffset>1</bitOffset>
  2283. <bitWidth>1</bitWidth>
  2284. </field>
  2285. <field>
  2286. <name>WP4</name>
  2287. <description>Wakeup pin WKUP4 polarity</description>
  2288. <bitOffset>3</bitOffset>
  2289. <bitWidth>1</bitWidth>
  2290. </field>
  2291. <field>
  2292. <name>WP5</name>
  2293. <description>Wakeup pin WKUP5 polarity</description>
  2294. <bitOffset>4</bitOffset>
  2295. <bitWidth>1</bitWidth>
  2296. </field>
  2297. <field>
  2298. <name>WP6</name>
  2299. <description>WKUP6 wakeup pin polarity</description>
  2300. <bitOffset>5</bitOffset>
  2301. <bitWidth>1</bitWidth>
  2302. </field>
  2303. <field>
  2304. <name>VBE</name>
  2305. <description>VBAT battery charging
  2306. enable</description>
  2307. <bitOffset>8</bitOffset>
  2308. <bitWidth>1</bitWidth>
  2309. </field>
  2310. <field>
  2311. <name>VBRS</name>
  2312. <description>VBAT battery charging resistor
  2313. selection</description>
  2314. <bitOffset>9</bitOffset>
  2315. <bitWidth>1</bitWidth>
  2316. </field>
  2317. </fields>
  2318. </register>
  2319. <register>
  2320. <name>SR1</name>
  2321. <displayName>SR1</displayName>
  2322. <description>Power status register 1</description>
  2323. <addressOffset>0x10</addressOffset>
  2324. <size>0x20</size>
  2325. <access>read-only</access>
  2326. <resetValue>0x00000000</resetValue>
  2327. <fields>
  2328. <field>
  2329. <name>WUF1</name>
  2330. <description>Wakeup flag 1</description>
  2331. <bitOffset>0</bitOffset>
  2332. <bitWidth>1</bitWidth>
  2333. </field>
  2334. <field>
  2335. <name>WUF2</name>
  2336. <description>Wakeup flag 2</description>
  2337. <bitOffset>1</bitOffset>
  2338. <bitWidth>1</bitWidth>
  2339. </field>
  2340. <field>
  2341. <name>WUF4</name>
  2342. <description>Wakeup flag 4</description>
  2343. <bitOffset>3</bitOffset>
  2344. <bitWidth>1</bitWidth>
  2345. </field>
  2346. <field>
  2347. <name>WUF5</name>
  2348. <description>Wakeup flag 5</description>
  2349. <bitOffset>4</bitOffset>
  2350. <bitWidth>1</bitWidth>
  2351. </field>
  2352. <field>
  2353. <name>WUF6</name>
  2354. <description>Wakeup flag 6</description>
  2355. <bitOffset>5</bitOffset>
  2356. <bitWidth>1</bitWidth>
  2357. </field>
  2358. <field>
  2359. <name>SBF</name>
  2360. <description>Standby flag</description>
  2361. <bitOffset>8</bitOffset>
  2362. <bitWidth>1</bitWidth>
  2363. </field>
  2364. <field>
  2365. <name>WUFI</name>
  2366. <description>Wakeup flag internal</description>
  2367. <bitOffset>15</bitOffset>
  2368. <bitWidth>1</bitWidth>
  2369. </field>
  2370. </fields>
  2371. </register>
  2372. <register>
  2373. <name>SR2</name>
  2374. <displayName>SR2</displayName>
  2375. <description>Power status register 2</description>
  2376. <addressOffset>0x14</addressOffset>
  2377. <size>0x20</size>
  2378. <access>read-only</access>
  2379. <resetValue>0x00000000</resetValue>
  2380. <fields>
  2381. <field>
  2382. <name>PVDO</name>
  2383. <description>Power voltage detector
  2384. output</description>
  2385. <bitOffset>11</bitOffset>
  2386. <bitWidth>1</bitWidth>
  2387. </field>
  2388. <field>
  2389. <name>VOSF</name>
  2390. <description>Voltage scaling flag</description>
  2391. <bitOffset>10</bitOffset>
  2392. <bitWidth>1</bitWidth>
  2393. </field>
  2394. <field>
  2395. <name>REGLPF</name>
  2396. <description>Low-power regulator flag</description>
  2397. <bitOffset>9</bitOffset>
  2398. <bitWidth>1</bitWidth>
  2399. </field>
  2400. <field>
  2401. <name>REGLPS</name>
  2402. <description>Low-power regulator
  2403. started</description>
  2404. <bitOffset>8</bitOffset>
  2405. <bitWidth>1</bitWidth>
  2406. </field>
  2407. <field>
  2408. <name>FLASH_RDY</name>
  2409. <description>Flash ready flag</description>
  2410. <bitOffset>7</bitOffset>
  2411. <bitWidth>1</bitWidth>
  2412. </field>
  2413. </fields>
  2414. </register>
  2415. <register>
  2416. <name>SCR</name>
  2417. <displayName>SCR</displayName>
  2418. <description>Power status clear register</description>
  2419. <addressOffset>0x18</addressOffset>
  2420. <size>0x20</size>
  2421. <access>write-only</access>
  2422. <resetValue>0x00000000</resetValue>
  2423. <fields>
  2424. <field>
  2425. <name>CSBF</name>
  2426. <description>Clear standby flag</description>
  2427. <bitOffset>8</bitOffset>
  2428. <bitWidth>1</bitWidth>
  2429. </field>
  2430. <field>
  2431. <name>CWUF6</name>
  2432. <description>Clear wakeup flag 6</description>
  2433. <bitOffset>5</bitOffset>
  2434. <bitWidth>1</bitWidth>
  2435. </field>
  2436. <field>
  2437. <name>CWUF5</name>
  2438. <description>Clear wakeup flag 5</description>
  2439. <bitOffset>4</bitOffset>
  2440. <bitWidth>1</bitWidth>
  2441. </field>
  2442. <field>
  2443. <name>CWUF4</name>
  2444. <description>Clear wakeup flag 4</description>
  2445. <bitOffset>3</bitOffset>
  2446. <bitWidth>1</bitWidth>
  2447. </field>
  2448. <field>
  2449. <name>CWUF2</name>
  2450. <description>Clear wakeup flag 2</description>
  2451. <bitOffset>1</bitOffset>
  2452. <bitWidth>1</bitWidth>
  2453. </field>
  2454. <field>
  2455. <name>CWUF1</name>
  2456. <description>Clear wakeup flag 1</description>
  2457. <bitOffset>0</bitOffset>
  2458. <bitWidth>1</bitWidth>
  2459. </field>
  2460. </fields>
  2461. </register>
  2462. <register>
  2463. <name>PUCRA</name>
  2464. <displayName>PUCRA</displayName>
  2465. <description>Power Port A pull-up control
  2466. register</description>
  2467. <addressOffset>0x20</addressOffset>
  2468. <size>0x20</size>
  2469. <access>read-write</access>
  2470. <resetValue>0x00000000</resetValue>
  2471. <fields>
  2472. <field>
  2473. <name>PU15</name>
  2474. <description>Port A pull-up bit y
  2475. (y=0..15)</description>
  2476. <bitOffset>15</bitOffset>
  2477. <bitWidth>1</bitWidth>
  2478. </field>
  2479. <field>
  2480. <name>PU14</name>
  2481. <description>Port A pull-up bit y
  2482. (y=0..15)</description>
  2483. <bitOffset>14</bitOffset>
  2484. <bitWidth>1</bitWidth>
  2485. </field>
  2486. <field>
  2487. <name>PU13</name>
  2488. <description>Port A pull-up bit y
  2489. (y=0..15)</description>
  2490. <bitOffset>13</bitOffset>
  2491. <bitWidth>1</bitWidth>
  2492. </field>
  2493. <field>
  2494. <name>PU12</name>
  2495. <description>Port A pull-up bit y
  2496. (y=0..15)</description>
  2497. <bitOffset>12</bitOffset>
  2498. <bitWidth>1</bitWidth>
  2499. </field>
  2500. <field>
  2501. <name>PU11</name>
  2502. <description>Port A pull-up bit y
  2503. (y=0..15)</description>
  2504. <bitOffset>11</bitOffset>
  2505. <bitWidth>1</bitWidth>
  2506. </field>
  2507. <field>
  2508. <name>PU10</name>
  2509. <description>Port A pull-up bit y
  2510. (y=0..15)</description>
  2511. <bitOffset>10</bitOffset>
  2512. <bitWidth>1</bitWidth>
  2513. </field>
  2514. <field>
  2515. <name>PU9</name>
  2516. <description>Port A pull-up bit y
  2517. (y=0..15)</description>
  2518. <bitOffset>9</bitOffset>
  2519. <bitWidth>1</bitWidth>
  2520. </field>
  2521. <field>
  2522. <name>PU8</name>
  2523. <description>Port A pull-up bit y
  2524. (y=0..15)</description>
  2525. <bitOffset>8</bitOffset>
  2526. <bitWidth>1</bitWidth>
  2527. </field>
  2528. <field>
  2529. <name>PU7</name>
  2530. <description>Port A pull-up bit y
  2531. (y=0..15)</description>
  2532. <bitOffset>7</bitOffset>
  2533. <bitWidth>1</bitWidth>
  2534. </field>
  2535. <field>
  2536. <name>PU6</name>
  2537. <description>Port A pull-up bit y
  2538. (y=0..15)</description>
  2539. <bitOffset>6</bitOffset>
  2540. <bitWidth>1</bitWidth>
  2541. </field>
  2542. <field>
  2543. <name>PU5</name>
  2544. <description>Port A pull-up bit y
  2545. (y=0..15)</description>
  2546. <bitOffset>5</bitOffset>
  2547. <bitWidth>1</bitWidth>
  2548. </field>
  2549. <field>
  2550. <name>PU4</name>
  2551. <description>Port A pull-up bit y
  2552. (y=0..15)</description>
  2553. <bitOffset>4</bitOffset>
  2554. <bitWidth>1</bitWidth>
  2555. </field>
  2556. <field>
  2557. <name>PU3</name>
  2558. <description>Port A pull-up bit y
  2559. (y=0..15)</description>
  2560. <bitOffset>3</bitOffset>
  2561. <bitWidth>1</bitWidth>
  2562. </field>
  2563. <field>
  2564. <name>PU2</name>
  2565. <description>Port A pull-up bit y
  2566. (y=0..15)</description>
  2567. <bitOffset>2</bitOffset>
  2568. <bitWidth>1</bitWidth>
  2569. </field>
  2570. <field>
  2571. <name>PU1</name>
  2572. <description>Port A pull-up bit y
  2573. (y=0..15)</description>
  2574. <bitOffset>1</bitOffset>
  2575. <bitWidth>1</bitWidth>
  2576. </field>
  2577. <field>
  2578. <name>PU0</name>
  2579. <description>Port A pull-up bit y
  2580. (y=0..15)</description>
  2581. <bitOffset>0</bitOffset>
  2582. <bitWidth>1</bitWidth>
  2583. </field>
  2584. </fields>
  2585. </register>
  2586. <register>
  2587. <name>PDCRA</name>
  2588. <displayName>PDCRA</displayName>
  2589. <description>Power Port A pull-down control
  2590. register</description>
  2591. <addressOffset>0x24</addressOffset>
  2592. <size>0x20</size>
  2593. <access>read-write</access>
  2594. <resetValue>0x00000000</resetValue>
  2595. <fields>
  2596. <field>
  2597. <name>PD15</name>
  2598. <description>Port A pull-down bit y
  2599. (y=0..15)</description>
  2600. <bitOffset>15</bitOffset>
  2601. <bitWidth>1</bitWidth>
  2602. </field>
  2603. <field>
  2604. <name>PD14</name>
  2605. <description>Port A pull-down bit y
  2606. (y=0..15)</description>
  2607. <bitOffset>14</bitOffset>
  2608. <bitWidth>1</bitWidth>
  2609. </field>
  2610. <field>
  2611. <name>PD13</name>
  2612. <description>Port A pull-down bit y
  2613. (y=0..15)</description>
  2614. <bitOffset>13</bitOffset>
  2615. <bitWidth>1</bitWidth>
  2616. </field>
  2617. <field>
  2618. <name>PD12</name>
  2619. <description>Port A pull-down bit y
  2620. (y=0..15)</description>
  2621. <bitOffset>12</bitOffset>
  2622. <bitWidth>1</bitWidth>
  2623. </field>
  2624. <field>
  2625. <name>PD11</name>
  2626. <description>Port A pull-down bit y
  2627. (y=0..15)</description>
  2628. <bitOffset>11</bitOffset>
  2629. <bitWidth>1</bitWidth>
  2630. </field>
  2631. <field>
  2632. <name>PD10</name>
  2633. <description>Port A pull-down bit y
  2634. (y=0..15)</description>
  2635. <bitOffset>10</bitOffset>
  2636. <bitWidth>1</bitWidth>
  2637. </field>
  2638. <field>
  2639. <name>PD9</name>
  2640. <description>Port A pull-down bit y
  2641. (y=0..15)</description>
  2642. <bitOffset>9</bitOffset>
  2643. <bitWidth>1</bitWidth>
  2644. </field>
  2645. <field>
  2646. <name>PD8</name>
  2647. <description>Port A pull-down bit y
  2648. (y=0..15)</description>
  2649. <bitOffset>8</bitOffset>
  2650. <bitWidth>1</bitWidth>
  2651. </field>
  2652. <field>
  2653. <name>PD7</name>
  2654. <description>Port A pull-down bit y
  2655. (y=0..15)</description>
  2656. <bitOffset>7</bitOffset>
  2657. <bitWidth>1</bitWidth>
  2658. </field>
  2659. <field>
  2660. <name>PD6</name>
  2661. <description>Port A pull-down bit y
  2662. (y=0..15)</description>
  2663. <bitOffset>6</bitOffset>
  2664. <bitWidth>1</bitWidth>
  2665. </field>
  2666. <field>
  2667. <name>PD5</name>
  2668. <description>Port A pull-down bit y
  2669. (y=0..15)</description>
  2670. <bitOffset>5</bitOffset>
  2671. <bitWidth>1</bitWidth>
  2672. </field>
  2673. <field>
  2674. <name>PD4</name>
  2675. <description>Port A pull-down bit y
  2676. (y=0..15)</description>
  2677. <bitOffset>4</bitOffset>
  2678. <bitWidth>1</bitWidth>
  2679. </field>
  2680. <field>
  2681. <name>PD3</name>
  2682. <description>Port A pull-down bit y
  2683. (y=0..15)</description>
  2684. <bitOffset>3</bitOffset>
  2685. <bitWidth>1</bitWidth>
  2686. </field>
  2687. <field>
  2688. <name>PD2</name>
  2689. <description>Port A pull-down bit y
  2690. (y=0..15)</description>
  2691. <bitOffset>2</bitOffset>
  2692. <bitWidth>1</bitWidth>
  2693. </field>
  2694. <field>
  2695. <name>PD1</name>
  2696. <description>Port A pull-down bit y
  2697. (y=0..15)</description>
  2698. <bitOffset>1</bitOffset>
  2699. <bitWidth>1</bitWidth>
  2700. </field>
  2701. <field>
  2702. <name>PD0</name>
  2703. <description>Port A pull-down bit y
  2704. (y=0..15)</description>
  2705. <bitOffset>0</bitOffset>
  2706. <bitWidth>1</bitWidth>
  2707. </field>
  2708. </fields>
  2709. </register>
  2710. <register>
  2711. <name>PUCRB</name>
  2712. <displayName>PUCRB</displayName>
  2713. <description>Power Port B pull-up control
  2714. register</description>
  2715. <addressOffset>0x28</addressOffset>
  2716. <size>0x20</size>
  2717. <access>read-write</access>
  2718. <resetValue>0x00000000</resetValue>
  2719. <fields>
  2720. <field>
  2721. <name>PU15</name>
  2722. <description>Port B pull-up bit y
  2723. (y=0..15)</description>
  2724. <bitOffset>15</bitOffset>
  2725. <bitWidth>1</bitWidth>
  2726. </field>
  2727. <field>
  2728. <name>PU14</name>
  2729. <description>Port B pull-up bit y
  2730. (y=0..15)</description>
  2731. <bitOffset>14</bitOffset>
  2732. <bitWidth>1</bitWidth>
  2733. </field>
  2734. <field>
  2735. <name>PU13</name>
  2736. <description>Port B pull-up bit y
  2737. (y=0..15)</description>
  2738. <bitOffset>13</bitOffset>
  2739. <bitWidth>1</bitWidth>
  2740. </field>
  2741. <field>
  2742. <name>PU12</name>
  2743. <description>Port B pull-up bit y
  2744. (y=0..15)</description>
  2745. <bitOffset>12</bitOffset>
  2746. <bitWidth>1</bitWidth>
  2747. </field>
  2748. <field>
  2749. <name>PU11</name>
  2750. <description>Port B pull-up bit y
  2751. (y=0..15)</description>
  2752. <bitOffset>11</bitOffset>
  2753. <bitWidth>1</bitWidth>
  2754. </field>
  2755. <field>
  2756. <name>PU10</name>
  2757. <description>Port B pull-up bit y
  2758. (y=0..15)</description>
  2759. <bitOffset>10</bitOffset>
  2760. <bitWidth>1</bitWidth>
  2761. </field>
  2762. <field>
  2763. <name>PU9</name>
  2764. <description>Port B pull-up bit y
  2765. (y=0..15)</description>
  2766. <bitOffset>9</bitOffset>
  2767. <bitWidth>1</bitWidth>
  2768. </field>
  2769. <field>
  2770. <name>PU8</name>
  2771. <description>Port B pull-up bit y
  2772. (y=0..15)</description>
  2773. <bitOffset>8</bitOffset>
  2774. <bitWidth>1</bitWidth>
  2775. </field>
  2776. <field>
  2777. <name>PU7</name>
  2778. <description>Port B pull-up bit y
  2779. (y=0..15)</description>
  2780. <bitOffset>7</bitOffset>
  2781. <bitWidth>1</bitWidth>
  2782. </field>
  2783. <field>
  2784. <name>PU6</name>
  2785. <description>Port B pull-up bit y
  2786. (y=0..15)</description>
  2787. <bitOffset>6</bitOffset>
  2788. <bitWidth>1</bitWidth>
  2789. </field>
  2790. <field>
  2791. <name>PU5</name>
  2792. <description>Port B pull-up bit y
  2793. (y=0..15)</description>
  2794. <bitOffset>5</bitOffset>
  2795. <bitWidth>1</bitWidth>
  2796. </field>
  2797. <field>
  2798. <name>PU4</name>
  2799. <description>Port B pull-up bit y
  2800. (y=0..15)</description>
  2801. <bitOffset>4</bitOffset>
  2802. <bitWidth>1</bitWidth>
  2803. </field>
  2804. <field>
  2805. <name>PU3</name>
  2806. <description>Port B pull-up bit y
  2807. (y=0..15)</description>
  2808. <bitOffset>3</bitOffset>
  2809. <bitWidth>1</bitWidth>
  2810. </field>
  2811. <field>
  2812. <name>PU2</name>
  2813. <description>Port B pull-up bit y
  2814. (y=0..15)</description>
  2815. <bitOffset>2</bitOffset>
  2816. <bitWidth>1</bitWidth>
  2817. </field>
  2818. <field>
  2819. <name>PU1</name>
  2820. <description>Port B pull-up bit y
  2821. (y=0..15)</description>
  2822. <bitOffset>1</bitOffset>
  2823. <bitWidth>1</bitWidth>
  2824. </field>
  2825. <field>
  2826. <name>PU0</name>
  2827. <description>Port B pull-up bit y
  2828. (y=0..15)</description>
  2829. <bitOffset>0</bitOffset>
  2830. <bitWidth>1</bitWidth>
  2831. </field>
  2832. </fields>
  2833. </register>
  2834. <register>
  2835. <name>PDCRB</name>
  2836. <displayName>PDCRB</displayName>
  2837. <description>Power Port B pull-down control
  2838. register</description>
  2839. <addressOffset>0x2C</addressOffset>
  2840. <size>0x20</size>
  2841. <access>read-write</access>
  2842. <resetValue>0x00000000</resetValue>
  2843. <fields>
  2844. <field>
  2845. <name>PD15</name>
  2846. <description>Port B pull-down bit y
  2847. (y=0..15)</description>
  2848. <bitOffset>15</bitOffset>
  2849. <bitWidth>1</bitWidth>
  2850. </field>
  2851. <field>
  2852. <name>PD14</name>
  2853. <description>Port B pull-down bit y
  2854. (y=0..15)</description>
  2855. <bitOffset>14</bitOffset>
  2856. <bitWidth>1</bitWidth>
  2857. </field>
  2858. <field>
  2859. <name>PD13</name>
  2860. <description>Port B pull-down bit y
  2861. (y=0..15)</description>
  2862. <bitOffset>13</bitOffset>
  2863. <bitWidth>1</bitWidth>
  2864. </field>
  2865. <field>
  2866. <name>PD12</name>
  2867. <description>Port B pull-down bit y
  2868. (y=0..15)</description>
  2869. <bitOffset>12</bitOffset>
  2870. <bitWidth>1</bitWidth>
  2871. </field>
  2872. <field>
  2873. <name>PD11</name>
  2874. <description>Port B pull-down bit y
  2875. (y=0..15)</description>
  2876. <bitOffset>11</bitOffset>
  2877. <bitWidth>1</bitWidth>
  2878. </field>
  2879. <field>
  2880. <name>PD10</name>
  2881. <description>Port B pull-down bit y
  2882. (y=0..15)</description>
  2883. <bitOffset>10</bitOffset>
  2884. <bitWidth>1</bitWidth>
  2885. </field>
  2886. <field>
  2887. <name>PD9</name>
  2888. <description>Port B pull-down bit y
  2889. (y=0..15)</description>
  2890. <bitOffset>9</bitOffset>
  2891. <bitWidth>1</bitWidth>
  2892. </field>
  2893. <field>
  2894. <name>PD8</name>
  2895. <description>Port B pull-down bit y
  2896. (y=0..15)</description>
  2897. <bitOffset>8</bitOffset>
  2898. <bitWidth>1</bitWidth>
  2899. </field>
  2900. <field>
  2901. <name>PD7</name>
  2902. <description>Port B pull-down bit y
  2903. (y=0..15)</description>
  2904. <bitOffset>7</bitOffset>
  2905. <bitWidth>1</bitWidth>
  2906. </field>
  2907. <field>
  2908. <name>PD6</name>
  2909. <description>Port B pull-down bit y
  2910. (y=0..15)</description>
  2911. <bitOffset>6</bitOffset>
  2912. <bitWidth>1</bitWidth>
  2913. </field>
  2914. <field>
  2915. <name>PD5</name>
  2916. <description>Port B pull-down bit y
  2917. (y=0..15)</description>
  2918. <bitOffset>5</bitOffset>
  2919. <bitWidth>1</bitWidth>
  2920. </field>
  2921. <field>
  2922. <name>PD4</name>
  2923. <description>Port B pull-down bit y
  2924. (y=0..15)</description>
  2925. <bitOffset>4</bitOffset>
  2926. <bitWidth>1</bitWidth>
  2927. </field>
  2928. <field>
  2929. <name>PD3</name>
  2930. <description>Port B pull-down bit y
  2931. (y=0..15)</description>
  2932. <bitOffset>3</bitOffset>
  2933. <bitWidth>1</bitWidth>
  2934. </field>
  2935. <field>
  2936. <name>PD2</name>
  2937. <description>Port B pull-down bit y
  2938. (y=0..15)</description>
  2939. <bitOffset>2</bitOffset>
  2940. <bitWidth>1</bitWidth>
  2941. </field>
  2942. <field>
  2943. <name>PD1</name>
  2944. <description>Port B pull-down bit y
  2945. (y=0..15)</description>
  2946. <bitOffset>1</bitOffset>
  2947. <bitWidth>1</bitWidth>
  2948. </field>
  2949. <field>
  2950. <name>PD0</name>
  2951. <description>Port B pull-down bit y
  2952. (y=0..15)</description>
  2953. <bitOffset>0</bitOffset>
  2954. <bitWidth>1</bitWidth>
  2955. </field>
  2956. </fields>
  2957. </register>
  2958. <register>
  2959. <name>PUCRC</name>
  2960. <displayName>PUCRC</displayName>
  2961. <description>Power Port C pull-up control
  2962. register</description>
  2963. <addressOffset>0x30</addressOffset>
  2964. <size>0x20</size>
  2965. <access>read-write</access>
  2966. <resetValue>0x00000000</resetValue>
  2967. <fields>
  2968. <field>
  2969. <name>PU15</name>
  2970. <description>Port C pull-up bit y
  2971. (y=0..15)</description>
  2972. <bitOffset>15</bitOffset>
  2973. <bitWidth>1</bitWidth>
  2974. </field>
  2975. <field>
  2976. <name>PU14</name>
  2977. <description>Port C pull-up bit y
  2978. (y=0..15)</description>
  2979. <bitOffset>14</bitOffset>
  2980. <bitWidth>1</bitWidth>
  2981. </field>
  2982. <field>
  2983. <name>PU13</name>
  2984. <description>Port C pull-up bit y
  2985. (y=0..15)</description>
  2986. <bitOffset>13</bitOffset>
  2987. <bitWidth>1</bitWidth>
  2988. </field>
  2989. <field>
  2990. <name>PU7</name>
  2991. <description>Port C pull-up bit y
  2992. (y=0..15)</description>
  2993. <bitOffset>7</bitOffset>
  2994. <bitWidth>1</bitWidth>
  2995. </field>
  2996. <field>
  2997. <name>PU6</name>
  2998. <description>Port C pull-up bit y
  2999. (y=0..15)</description>
  3000. <bitOffset>6</bitOffset>
  3001. <bitWidth>1</bitWidth>
  3002. </field>
  3003. </fields>
  3004. </register>
  3005. <register>
  3006. <name>PDCRC</name>
  3007. <displayName>PDCRC</displayName>
  3008. <description>Power Port C pull-down control
  3009. register</description>
  3010. <addressOffset>0x34</addressOffset>
  3011. <size>0x20</size>
  3012. <access>read-write</access>
  3013. <resetValue>0x00000000</resetValue>
  3014. <fields>
  3015. <field>
  3016. <name>PD15</name>
  3017. <description>Port C pull-down bit y
  3018. (y=0..15)</description>
  3019. <bitOffset>15</bitOffset>
  3020. <bitWidth>1</bitWidth>
  3021. </field>
  3022. <field>
  3023. <name>PD14</name>
  3024. <description>Port C pull-down bit y
  3025. (y=0..15)</description>
  3026. <bitOffset>14</bitOffset>
  3027. <bitWidth>1</bitWidth>
  3028. </field>
  3029. <field>
  3030. <name>PD13</name>
  3031. <description>Port C pull-down bit y
  3032. (y=0..15)</description>
  3033. <bitOffset>13</bitOffset>
  3034. <bitWidth>1</bitWidth>
  3035. </field>
  3036. <field>
  3037. <name>PD12</name>
  3038. <description>Port C pull-down bit y
  3039. (y=0..15)</description>
  3040. <bitOffset>12</bitOffset>
  3041. <bitWidth>1</bitWidth>
  3042. </field>
  3043. <field>
  3044. <name>PD11</name>
  3045. <description>Port C pull-down bit y
  3046. (y=0..15)</description>
  3047. <bitOffset>11</bitOffset>
  3048. <bitWidth>1</bitWidth>
  3049. </field>
  3050. <field>
  3051. <name>PD10</name>
  3052. <description>Port C pull-down bit y
  3053. (y=0..15)</description>
  3054. <bitOffset>10</bitOffset>
  3055. <bitWidth>1</bitWidth>
  3056. </field>
  3057. <field>
  3058. <name>PD9</name>
  3059. <description>Port C pull-down bit y
  3060. (y=0..15)</description>
  3061. <bitOffset>9</bitOffset>
  3062. <bitWidth>1</bitWidth>
  3063. </field>
  3064. <field>
  3065. <name>PD8</name>
  3066. <description>Port C pull-down bit y
  3067. (y=0..15)</description>
  3068. <bitOffset>8</bitOffset>
  3069. <bitWidth>1</bitWidth>
  3070. </field>
  3071. <field>
  3072. <name>PD7</name>
  3073. <description>Port C pull-down bit y
  3074. (y=0..15)</description>
  3075. <bitOffset>7</bitOffset>
  3076. <bitWidth>1</bitWidth>
  3077. </field>
  3078. <field>
  3079. <name>PD6</name>
  3080. <description>Port C pull-down bit y
  3081. (y=0..15)</description>
  3082. <bitOffset>6</bitOffset>
  3083. <bitWidth>1</bitWidth>
  3084. </field>
  3085. <field>
  3086. <name>PD5</name>
  3087. <description>Port C pull-down bit y
  3088. (y=0..15)</description>
  3089. <bitOffset>5</bitOffset>
  3090. <bitWidth>1</bitWidth>
  3091. </field>
  3092. <field>
  3093. <name>PD4</name>
  3094. <description>Port C pull-down bit y
  3095. (y=0..15)</description>
  3096. <bitOffset>4</bitOffset>
  3097. <bitWidth>1</bitWidth>
  3098. </field>
  3099. <field>
  3100. <name>PD3</name>
  3101. <description>Port C pull-down bit y
  3102. (y=0..15)</description>
  3103. <bitOffset>3</bitOffset>
  3104. <bitWidth>1</bitWidth>
  3105. </field>
  3106. <field>
  3107. <name>PD2</name>
  3108. <description>Port C pull-down bit y
  3109. (y=0..15)</description>
  3110. <bitOffset>2</bitOffset>
  3111. <bitWidth>1</bitWidth>
  3112. </field>
  3113. <field>
  3114. <name>PD1</name>
  3115. <description>Port C pull-down bit y
  3116. (y=0..15)</description>
  3117. <bitOffset>1</bitOffset>
  3118. <bitWidth>1</bitWidth>
  3119. </field>
  3120. <field>
  3121. <name>PD0</name>
  3122. <description>Port C pull-down bit y
  3123. (y=0..15)</description>
  3124. <bitOffset>0</bitOffset>
  3125. <bitWidth>1</bitWidth>
  3126. </field>
  3127. </fields>
  3128. </register>
  3129. <register>
  3130. <name>PUCRD</name>
  3131. <displayName>PUCRD</displayName>
  3132. <description>Power Port D pull-up control
  3133. register</description>
  3134. <addressOffset>0x38</addressOffset>
  3135. <size>0x20</size>
  3136. <access>read-write</access>
  3137. <resetValue>0x00000000</resetValue>
  3138. <fields>
  3139. <field>
  3140. <name>PU3</name>
  3141. <description>Port D pull-up bit y
  3142. (y=0..15)</description>
  3143. <bitOffset>3</bitOffset>
  3144. <bitWidth>1</bitWidth>
  3145. </field>
  3146. <field>
  3147. <name>PU2</name>
  3148. <description>Port D pull-up bit y
  3149. (y=0..15)</description>
  3150. <bitOffset>2</bitOffset>
  3151. <bitWidth>1</bitWidth>
  3152. </field>
  3153. <field>
  3154. <name>PU1</name>
  3155. <description>Port D pull-up bit y
  3156. (y=0..15)</description>
  3157. <bitOffset>1</bitOffset>
  3158. <bitWidth>1</bitWidth>
  3159. </field>
  3160. <field>
  3161. <name>PU0</name>
  3162. <description>Port D pull-up bit y
  3163. (y=0..15)</description>
  3164. <bitOffset>0</bitOffset>
  3165. <bitWidth>1</bitWidth>
  3166. </field>
  3167. </fields>
  3168. </register>
  3169. <register>
  3170. <name>PDCRD</name>
  3171. <displayName>PDCRD</displayName>
  3172. <description>Power Port D pull-down control
  3173. register</description>
  3174. <addressOffset>0x3C</addressOffset>
  3175. <size>0x20</size>
  3176. <access>read-write</access>
  3177. <resetValue>0x00000000</resetValue>
  3178. <fields>
  3179. <field>
  3180. <name>PD9</name>
  3181. <description>Port D pull-down bit y
  3182. (y=0..15)</description>
  3183. <bitOffset>9</bitOffset>
  3184. <bitWidth>1</bitWidth>
  3185. </field>
  3186. <field>
  3187. <name>PD8</name>
  3188. <description>Port D pull-down bit y
  3189. (y=0..15)</description>
  3190. <bitOffset>8</bitOffset>
  3191. <bitWidth>1</bitWidth>
  3192. </field>
  3193. <field>
  3194. <name>PD6</name>
  3195. <description>Port D pull-down bit y
  3196. (y=0..15)</description>
  3197. <bitOffset>6</bitOffset>
  3198. <bitWidth>1</bitWidth>
  3199. </field>
  3200. <field>
  3201. <name>PD5</name>
  3202. <description>Port D pull-down bit y
  3203. (y=0..15)</description>
  3204. <bitOffset>5</bitOffset>
  3205. <bitWidth>1</bitWidth>
  3206. </field>
  3207. <field>
  3208. <name>PD4</name>
  3209. <description>Port D pull-down bit y
  3210. (y=0..15)</description>
  3211. <bitOffset>4</bitOffset>
  3212. <bitWidth>1</bitWidth>
  3213. </field>
  3214. <field>
  3215. <name>PD3</name>
  3216. <description>Port D pull-down bit y
  3217. (y=0..15)</description>
  3218. <bitOffset>3</bitOffset>
  3219. <bitWidth>1</bitWidth>
  3220. </field>
  3221. <field>
  3222. <name>PD2</name>
  3223. <description>Port D pull-down bit y
  3224. (y=0..15)</description>
  3225. <bitOffset>2</bitOffset>
  3226. <bitWidth>1</bitWidth>
  3227. </field>
  3228. <field>
  3229. <name>PD1</name>
  3230. <description>Port D pull-down bit y
  3231. (y=0..15)</description>
  3232. <bitOffset>1</bitOffset>
  3233. <bitWidth>1</bitWidth>
  3234. </field>
  3235. <field>
  3236. <name>PD0</name>
  3237. <description>Port D pull-down bit y
  3238. (y=0..15)</description>
  3239. <bitOffset>0</bitOffset>
  3240. <bitWidth>1</bitWidth>
  3241. </field>
  3242. </fields>
  3243. </register>
  3244. <register>
  3245. <name>PUCRF</name>
  3246. <displayName>PUCRF</displayName>
  3247. <description>Power Port F pull-up control
  3248. register</description>
  3249. <addressOffset>0x48</addressOffset>
  3250. <size>0x20</size>
  3251. <access>read-write</access>
  3252. <resetValue>0x00000000</resetValue>
  3253. <fields>
  3254. <field>
  3255. <name>PU2</name>
  3256. <description>Port F pull-up bit y
  3257. (y=0..15)</description>
  3258. <bitOffset>2</bitOffset>
  3259. <bitWidth>1</bitWidth>
  3260. </field>
  3261. <field>
  3262. <name>PU1</name>
  3263. <description>Port F pull-up bit y
  3264. (y=0..15)</description>
  3265. <bitOffset>1</bitOffset>
  3266. <bitWidth>1</bitWidth>
  3267. </field>
  3268. <field>
  3269. <name>PU0</name>
  3270. <description>Port F pull-up bit y
  3271. (y=0..15)</description>
  3272. <bitOffset>0</bitOffset>
  3273. <bitWidth>1</bitWidth>
  3274. </field>
  3275. </fields>
  3276. </register>
  3277. <register>
  3278. <name>PDCRF</name>
  3279. <displayName>PDCRF</displayName>
  3280. <description>Power Port F pull-down control
  3281. register</description>
  3282. <addressOffset>0x4C</addressOffset>
  3283. <size>0x20</size>
  3284. <access>read-write</access>
  3285. <resetValue>0x00000000</resetValue>
  3286. <fields>
  3287. <field>
  3288. <name>PD2</name>
  3289. <description>Port F pull-down bit y
  3290. (y=0..15)</description>
  3291. <bitOffset>2</bitOffset>
  3292. <bitWidth>1</bitWidth>
  3293. </field>
  3294. <field>
  3295. <name>PD1</name>
  3296. <description>Port F pull-down bit y
  3297. (y=0..15)</description>
  3298. <bitOffset>1</bitOffset>
  3299. <bitWidth>1</bitWidth>
  3300. </field>
  3301. <field>
  3302. <name>PD0</name>
  3303. <description>Port F pull-down bit y
  3304. (y=0..15)</description>
  3305. <bitOffset>0</bitOffset>
  3306. <bitWidth>1</bitWidth>
  3307. </field>
  3308. </fields>
  3309. </register>
  3310. </registers>
  3311. </peripheral>
  3312. <peripheral>
  3313. <name>DMA</name>
  3314. <description>DMA controller</description>
  3315. <groupName>DMA</groupName>
  3316. <baseAddress>0x40020000</baseAddress>
  3317. <addressBlock>
  3318. <offset>0x0</offset>
  3319. <size>0x400</size>
  3320. <usage>registers</usage>
  3321. </addressBlock>
  3322. <interrupt>
  3323. <name>DMA_Channel1</name>
  3324. <description>DMA channel 1 interrupt</description>
  3325. <value>9</value>
  3326. </interrupt>
  3327. <interrupt>
  3328. <name>DMA_Channel2_3</name>
  3329. <description>DMA channel 2 &amp; 3 interrupts</description>
  3330. <value>10</value>
  3331. </interrupt>
  3332. <registers>
  3333. <register>
  3334. <name>ISR</name>
  3335. <displayName>ISR</displayName>
  3336. <description>low interrupt status register</description>
  3337. <addressOffset>0x0</addressOffset>
  3338. <size>0x20</size>
  3339. <access>read-only</access>
  3340. <resetValue>0x00000000</resetValue>
  3341. <fields>
  3342. <field>
  3343. <name>GIF0</name>
  3344. <description>Channel global interrupt
  3345. flag</description>
  3346. <bitOffset>0</bitOffset>
  3347. <bitWidth>1</bitWidth>
  3348. </field>
  3349. <field>
  3350. <name>TCIF1</name>
  3351. <description>Channel transfer complete
  3352. flag</description>
  3353. <bitOffset>1</bitOffset>
  3354. <bitWidth>1</bitWidth>
  3355. </field>
  3356. <field>
  3357. <name>HTIF2</name>
  3358. <description>Channel half transfer flag</description>
  3359. <bitOffset>2</bitOffset>
  3360. <bitWidth>1</bitWidth>
  3361. </field>
  3362. <field>
  3363. <name>TEIF3</name>
  3364. <description>Channel transfer error
  3365. flag</description>
  3366. <bitOffset>3</bitOffset>
  3367. <bitWidth>1</bitWidth>
  3368. </field>
  3369. <field>
  3370. <name>GIF4</name>
  3371. <description>Channel global interrupt
  3372. flag</description>
  3373. <bitOffset>4</bitOffset>
  3374. <bitWidth>1</bitWidth>
  3375. </field>
  3376. <field>
  3377. <name>TCIF5</name>
  3378. <description>Channel transfer complete
  3379. flag</description>
  3380. <bitOffset>5</bitOffset>
  3381. <bitWidth>1</bitWidth>
  3382. </field>
  3383. <field>
  3384. <name>HTIF6</name>
  3385. <description>Channel half transfer flag</description>
  3386. <bitOffset>6</bitOffset>
  3387. <bitWidth>1</bitWidth>
  3388. </field>
  3389. <field>
  3390. <name>TEIF7</name>
  3391. <description>Channel transfer error
  3392. flag</description>
  3393. <bitOffset>7</bitOffset>
  3394. <bitWidth>1</bitWidth>
  3395. </field>
  3396. <field>
  3397. <name>GIF8</name>
  3398. <description>Channel global interrupt
  3399. flag</description>
  3400. <bitOffset>8</bitOffset>
  3401. <bitWidth>1</bitWidth>
  3402. </field>
  3403. <field>
  3404. <name>TCIF9</name>
  3405. <description>Channel transfer complete
  3406. flag</description>
  3407. <bitOffset>9</bitOffset>
  3408. <bitWidth>1</bitWidth>
  3409. </field>
  3410. <field>
  3411. <name>HTIF10</name>
  3412. <description>Channel half transfer flag</description>
  3413. <bitOffset>10</bitOffset>
  3414. <bitWidth>1</bitWidth>
  3415. </field>
  3416. <field>
  3417. <name>TEIF11</name>
  3418. <description>Channel transfer error
  3419. flag</description>
  3420. <bitOffset>11</bitOffset>
  3421. <bitWidth>1</bitWidth>
  3422. </field>
  3423. <field>
  3424. <name>GIF12</name>
  3425. <description>Channel global interrupt
  3426. flag</description>
  3427. <bitOffset>12</bitOffset>
  3428. <bitWidth>1</bitWidth>
  3429. </field>
  3430. <field>
  3431. <name>TCIF13</name>
  3432. <description>Channel transfer complete
  3433. flag</description>
  3434. <bitOffset>13</bitOffset>
  3435. <bitWidth>1</bitWidth>
  3436. </field>
  3437. <field>
  3438. <name>HTIF14</name>
  3439. <description>Channel half transfer flag</description>
  3440. <bitOffset>14</bitOffset>
  3441. <bitWidth>1</bitWidth>
  3442. </field>
  3443. <field>
  3444. <name>TEIF15</name>
  3445. <description>Channel transfer error
  3446. flag</description>
  3447. <bitOffset>15</bitOffset>
  3448. <bitWidth>1</bitWidth>
  3449. </field>
  3450. <field>
  3451. <name>GIF16</name>
  3452. <description>Channel global interrupt
  3453. flag</description>
  3454. <bitOffset>16</bitOffset>
  3455. <bitWidth>1</bitWidth>
  3456. </field>
  3457. <field>
  3458. <name>TCIF17</name>
  3459. <description>Channel transfer complete
  3460. flag</description>
  3461. <bitOffset>17</bitOffset>
  3462. <bitWidth>1</bitWidth>
  3463. </field>
  3464. <field>
  3465. <name>HTIF18</name>
  3466. <description>Channel half transfer flag</description>
  3467. <bitOffset>18</bitOffset>
  3468. <bitWidth>1</bitWidth>
  3469. </field>
  3470. <field>
  3471. <name>TEIF19</name>
  3472. <description>Channel transfer error
  3473. flag</description>
  3474. <bitOffset>19</bitOffset>
  3475. <bitWidth>1</bitWidth>
  3476. </field>
  3477. <field>
  3478. <name>GIF20</name>
  3479. <description>Channel global interrupt
  3480. flag</description>
  3481. <bitOffset>20</bitOffset>
  3482. <bitWidth>1</bitWidth>
  3483. </field>
  3484. <field>
  3485. <name>TCIF21</name>
  3486. <description>Channel transfer complete
  3487. flag</description>
  3488. <bitOffset>21</bitOffset>
  3489. <bitWidth>1</bitWidth>
  3490. </field>
  3491. <field>
  3492. <name>HTIF22</name>
  3493. <description>Channel half transfer flag</description>
  3494. <bitOffset>22</bitOffset>
  3495. <bitWidth>1</bitWidth>
  3496. </field>
  3497. <field>
  3498. <name>TEIF23</name>
  3499. <description>Channel transfer error
  3500. flag</description>
  3501. <bitOffset>23</bitOffset>
  3502. <bitWidth>1</bitWidth>
  3503. </field>
  3504. <field>
  3505. <name>GIF24</name>
  3506. <description>Channel global interrupt
  3507. flag</description>
  3508. <bitOffset>24</bitOffset>
  3509. <bitWidth>1</bitWidth>
  3510. </field>
  3511. <field>
  3512. <name>TCIF25</name>
  3513. <description>Channel transfer complete
  3514. flag</description>
  3515. <bitOffset>25</bitOffset>
  3516. <bitWidth>1</bitWidth>
  3517. </field>
  3518. <field>
  3519. <name>HTIF26</name>
  3520. <description>Channel half transfer flag</description>
  3521. <bitOffset>26</bitOffset>
  3522. <bitWidth>1</bitWidth>
  3523. </field>
  3524. <field>
  3525. <name>TEIF27</name>
  3526. <description>Channel transfer error
  3527. flag</description>
  3528. <bitOffset>27</bitOffset>
  3529. <bitWidth>1</bitWidth>
  3530. </field>
  3531. </fields>
  3532. </register>
  3533. <register>
  3534. <name>IFCR</name>
  3535. <displayName>IFCR</displayName>
  3536. <description>high interrupt status register</description>
  3537. <addressOffset>0x4</addressOffset>
  3538. <size>0x20</size>
  3539. <access>read-only</access>
  3540. <resetValue>0x00000000</resetValue>
  3541. <fields>
  3542. <field>
  3543. <name>CGIF0</name>
  3544. <description>Channel global interrupt
  3545. flag</description>
  3546. <bitOffset>0</bitOffset>
  3547. <bitWidth>1</bitWidth>
  3548. </field>
  3549. <field>
  3550. <name>CTCIF1</name>
  3551. <description>Channel transfer complete
  3552. flag</description>
  3553. <bitOffset>1</bitOffset>
  3554. <bitWidth>1</bitWidth>
  3555. </field>
  3556. <field>
  3557. <name>CHTIF2</name>
  3558. <description>Channel half transfer flag</description>
  3559. <bitOffset>2</bitOffset>
  3560. <bitWidth>1</bitWidth>
  3561. </field>
  3562. <field>
  3563. <name>CTEIF3</name>
  3564. <description>Channel transfer error
  3565. flag</description>
  3566. <bitOffset>3</bitOffset>
  3567. <bitWidth>1</bitWidth>
  3568. </field>
  3569. <field>
  3570. <name>CGIF4</name>
  3571. <description>Channel global interrupt
  3572. flag</description>
  3573. <bitOffset>4</bitOffset>
  3574. <bitWidth>1</bitWidth>
  3575. </field>
  3576. <field>
  3577. <name>CTCIF5</name>
  3578. <description>Channel transfer complete
  3579. flag</description>
  3580. <bitOffset>5</bitOffset>
  3581. <bitWidth>1</bitWidth>
  3582. </field>
  3583. <field>
  3584. <name>CHTIF6</name>
  3585. <description>Channel half transfer flag</description>
  3586. <bitOffset>6</bitOffset>
  3587. <bitWidth>1</bitWidth>
  3588. </field>
  3589. <field>
  3590. <name>CTEIF7</name>
  3591. <description>Channel transfer error
  3592. flag</description>
  3593. <bitOffset>7</bitOffset>
  3594. <bitWidth>1</bitWidth>
  3595. </field>
  3596. <field>
  3597. <name>CGIF8</name>
  3598. <description>Channel global interrupt
  3599. flag</description>
  3600. <bitOffset>8</bitOffset>
  3601. <bitWidth>1</bitWidth>
  3602. </field>
  3603. <field>
  3604. <name>CTCIF9</name>
  3605. <description>Channel transfer complete
  3606. flag</description>
  3607. <bitOffset>9</bitOffset>
  3608. <bitWidth>1</bitWidth>
  3609. </field>
  3610. <field>
  3611. <name>CHTIF10</name>
  3612. <description>Channel half transfer flag</description>
  3613. <bitOffset>10</bitOffset>
  3614. <bitWidth>1</bitWidth>
  3615. </field>
  3616. <field>
  3617. <name>CTEIF11</name>
  3618. <description>Channel transfer error
  3619. flag</description>
  3620. <bitOffset>11</bitOffset>
  3621. <bitWidth>1</bitWidth>
  3622. </field>
  3623. <field>
  3624. <name>CGIF12</name>
  3625. <description>Channel global interrupt
  3626. flag</description>
  3627. <bitOffset>12</bitOffset>
  3628. <bitWidth>1</bitWidth>
  3629. </field>
  3630. <field>
  3631. <name>CTCIF13</name>
  3632. <description>Channel transfer complete
  3633. flag</description>
  3634. <bitOffset>13</bitOffset>
  3635. <bitWidth>1</bitWidth>
  3636. </field>
  3637. <field>
  3638. <name>CHTIF14</name>
  3639. <description>Channel half transfer flag</description>
  3640. <bitOffset>14</bitOffset>
  3641. <bitWidth>1</bitWidth>
  3642. </field>
  3643. <field>
  3644. <name>CTEIF15</name>
  3645. <description>Channel transfer error
  3646. flag</description>
  3647. <bitOffset>15</bitOffset>
  3648. <bitWidth>1</bitWidth>
  3649. </field>
  3650. <field>
  3651. <name>CGIF16</name>
  3652. <description>Channel global interrupt
  3653. flag</description>
  3654. <bitOffset>16</bitOffset>
  3655. <bitWidth>1</bitWidth>
  3656. </field>
  3657. <field>
  3658. <name>CTCIF17</name>
  3659. <description>Channel transfer complete
  3660. flag</description>
  3661. <bitOffset>17</bitOffset>
  3662. <bitWidth>1</bitWidth>
  3663. </field>
  3664. <field>
  3665. <name>CHTIF18</name>
  3666. <description>Channel half transfer flag</description>
  3667. <bitOffset>18</bitOffset>
  3668. <bitWidth>1</bitWidth>
  3669. </field>
  3670. <field>
  3671. <name>CTEIF19</name>
  3672. <description>Channel transfer error
  3673. flag</description>
  3674. <bitOffset>19</bitOffset>
  3675. <bitWidth>1</bitWidth>
  3676. </field>
  3677. <field>
  3678. <name>CGIF20</name>
  3679. <description>Channel global interrupt
  3680. flag</description>
  3681. <bitOffset>20</bitOffset>
  3682. <bitWidth>1</bitWidth>
  3683. </field>
  3684. <field>
  3685. <name>CTCIF21</name>
  3686. <description>Channel transfer complete
  3687. flag</description>
  3688. <bitOffset>21</bitOffset>
  3689. <bitWidth>1</bitWidth>
  3690. </field>
  3691. <field>
  3692. <name>CHTIF22</name>
  3693. <description>Channel half transfer flag</description>
  3694. <bitOffset>22</bitOffset>
  3695. <bitWidth>1</bitWidth>
  3696. </field>
  3697. <field>
  3698. <name>CTEIF23</name>
  3699. <description>Channel transfer error
  3700. flag</description>
  3701. <bitOffset>23</bitOffset>
  3702. <bitWidth>1</bitWidth>
  3703. </field>
  3704. <field>
  3705. <name>CGIF24</name>
  3706. <description>Channel global interrupt
  3707. flag</description>
  3708. <bitOffset>24</bitOffset>
  3709. <bitWidth>1</bitWidth>
  3710. </field>
  3711. <field>
  3712. <name>CTCIF25</name>
  3713. <description>Channel transfer complete
  3714. flag</description>
  3715. <bitOffset>25</bitOffset>
  3716. <bitWidth>1</bitWidth>
  3717. </field>
  3718. <field>
  3719. <name>CHTIF26</name>
  3720. <description>Channel half transfer flag</description>
  3721. <bitOffset>26</bitOffset>
  3722. <bitWidth>1</bitWidth>
  3723. </field>
  3724. <field>
  3725. <name>CTEIF27</name>
  3726. <description>Channel transfer error
  3727. flag</description>
  3728. <bitOffset>27</bitOffset>
  3729. <bitWidth>1</bitWidth>
  3730. </field>
  3731. </fields>
  3732. </register>
  3733. <register>
  3734. <name>CCR1</name>
  3735. <displayName>CCR1</displayName>
  3736. <description>DMA channel x configuration
  3737. register</description>
  3738. <addressOffset>0x8</addressOffset>
  3739. <size>0x20</size>
  3740. <access>read-write</access>
  3741. <resetValue>0x00000000</resetValue>
  3742. <fields>
  3743. <field>
  3744. <name>EN</name>
  3745. <description>Channel enable</description>
  3746. <bitOffset>0</bitOffset>
  3747. <bitWidth>1</bitWidth>
  3748. </field>
  3749. <field>
  3750. <name>TCIE</name>
  3751. <description>Transfer complete interrupt
  3752. enable</description>
  3753. <bitOffset>1</bitOffset>
  3754. <bitWidth>1</bitWidth>
  3755. </field>
  3756. <field>
  3757. <name>HTIE</name>
  3758. <description>Half transfer interrupt
  3759. enable</description>
  3760. <bitOffset>2</bitOffset>
  3761. <bitWidth>1</bitWidth>
  3762. </field>
  3763. <field>
  3764. <name>TEIE</name>
  3765. <description>Transfer error interrupt
  3766. enable</description>
  3767. <bitOffset>3</bitOffset>
  3768. <bitWidth>1</bitWidth>
  3769. </field>
  3770. <field>
  3771. <name>DIR</name>
  3772. <description>Data transfer direction</description>
  3773. <bitOffset>4</bitOffset>
  3774. <bitWidth>1</bitWidth>
  3775. </field>
  3776. <field>
  3777. <name>CIRC</name>
  3778. <description>Circular mode</description>
  3779. <bitOffset>5</bitOffset>
  3780. <bitWidth>1</bitWidth>
  3781. </field>
  3782. <field>
  3783. <name>PINC</name>
  3784. <description>Peripheral increment mode</description>
  3785. <bitOffset>6</bitOffset>
  3786. <bitWidth>1</bitWidth>
  3787. </field>
  3788. <field>
  3789. <name>MINC</name>
  3790. <description>Memory increment mode</description>
  3791. <bitOffset>7</bitOffset>
  3792. <bitWidth>1</bitWidth>
  3793. </field>
  3794. <field>
  3795. <name>PSIZE</name>
  3796. <description>Peripheral size</description>
  3797. <bitOffset>8</bitOffset>
  3798. <bitWidth>2</bitWidth>
  3799. </field>
  3800. <field>
  3801. <name>MSIZE</name>
  3802. <description>Memory size</description>
  3803. <bitOffset>10</bitOffset>
  3804. <bitWidth>2</bitWidth>
  3805. </field>
  3806. <field>
  3807. <name>PL</name>
  3808. <description>Channel priority level</description>
  3809. <bitOffset>12</bitOffset>
  3810. <bitWidth>2</bitWidth>
  3811. </field>
  3812. <field>
  3813. <name>MEM2MEM</name>
  3814. <description>Memory to memory mode</description>
  3815. <bitOffset>14</bitOffset>
  3816. <bitWidth>1</bitWidth>
  3817. </field>
  3818. </fields>
  3819. </register>
  3820. <register>
  3821. <name>CCR2</name>
  3822. <displayName>CCR2</displayName>
  3823. <description>DMA channel x configuration
  3824. register</description>
  3825. <addressOffset>0x1C</addressOffset>
  3826. <size>0x20</size>
  3827. <access>read-write</access>
  3828. <resetValue>0x00000000</resetValue>
  3829. <fields>
  3830. <field>
  3831. <name>EN</name>
  3832. <description>Channel enable</description>
  3833. <bitOffset>0</bitOffset>
  3834. <bitWidth>1</bitWidth>
  3835. </field>
  3836. <field>
  3837. <name>TCIE</name>
  3838. <description>Transfer complete interrupt
  3839. enable</description>
  3840. <bitOffset>1</bitOffset>
  3841. <bitWidth>1</bitWidth>
  3842. </field>
  3843. <field>
  3844. <name>HTIE</name>
  3845. <description>Half transfer interrupt
  3846. enable</description>
  3847. <bitOffset>2</bitOffset>
  3848. <bitWidth>1</bitWidth>
  3849. </field>
  3850. <field>
  3851. <name>TEIE</name>
  3852. <description>Transfer error interrupt
  3853. enable</description>
  3854. <bitOffset>3</bitOffset>
  3855. <bitWidth>1</bitWidth>
  3856. </field>
  3857. <field>
  3858. <name>DIR</name>
  3859. <description>Data transfer direction</description>
  3860. <bitOffset>4</bitOffset>
  3861. <bitWidth>1</bitWidth>
  3862. </field>
  3863. <field>
  3864. <name>CIRC</name>
  3865. <description>Circular mode</description>
  3866. <bitOffset>5</bitOffset>
  3867. <bitWidth>1</bitWidth>
  3868. </field>
  3869. <field>
  3870. <name>PINC</name>
  3871. <description>Peripheral increment mode</description>
  3872. <bitOffset>6</bitOffset>
  3873. <bitWidth>1</bitWidth>
  3874. </field>
  3875. <field>
  3876. <name>MINC</name>
  3877. <description>Memory increment mode</description>
  3878. <bitOffset>7</bitOffset>
  3879. <bitWidth>1</bitWidth>
  3880. </field>
  3881. <field>
  3882. <name>PSIZE</name>
  3883. <description>Peripheral size</description>
  3884. <bitOffset>8</bitOffset>
  3885. <bitWidth>2</bitWidth>
  3886. </field>
  3887. <field>
  3888. <name>MSIZE</name>
  3889. <description>Memory size</description>
  3890. <bitOffset>10</bitOffset>
  3891. <bitWidth>2</bitWidth>
  3892. </field>
  3893. <field>
  3894. <name>PL</name>
  3895. <description>Channel priority level</description>
  3896. <bitOffset>12</bitOffset>
  3897. <bitWidth>2</bitWidth>
  3898. </field>
  3899. <field>
  3900. <name>MEM2MEM</name>
  3901. <description>Memory to memory mode</description>
  3902. <bitOffset>14</bitOffset>
  3903. <bitWidth>1</bitWidth>
  3904. </field>
  3905. </fields>
  3906. </register>
  3907. <register>
  3908. <name>CCR3</name>
  3909. <displayName>CCR3</displayName>
  3910. <description>DMA channel x configuration
  3911. register</description>
  3912. <addressOffset>0x30</addressOffset>
  3913. <size>0x20</size>
  3914. <access>read-write</access>
  3915. <resetValue>0x00000000</resetValue>
  3916. <fields>
  3917. <field>
  3918. <name>EN</name>
  3919. <description>Channel enable</description>
  3920. <bitOffset>0</bitOffset>
  3921. <bitWidth>1</bitWidth>
  3922. </field>
  3923. <field>
  3924. <name>TCIE</name>
  3925. <description>Transfer complete interrupt
  3926. enable</description>
  3927. <bitOffset>1</bitOffset>
  3928. <bitWidth>1</bitWidth>
  3929. </field>
  3930. <field>
  3931. <name>HTIE</name>
  3932. <description>Half transfer interrupt
  3933. enable</description>
  3934. <bitOffset>2</bitOffset>
  3935. <bitWidth>1</bitWidth>
  3936. </field>
  3937. <field>
  3938. <name>TEIE</name>
  3939. <description>Transfer error interrupt
  3940. enable</description>
  3941. <bitOffset>3</bitOffset>
  3942. <bitWidth>1</bitWidth>
  3943. </field>
  3944. <field>
  3945. <name>DIR</name>
  3946. <description>Data transfer direction</description>
  3947. <bitOffset>4</bitOffset>
  3948. <bitWidth>1</bitWidth>
  3949. </field>
  3950. <field>
  3951. <name>CIRC</name>
  3952. <description>Circular mode</description>
  3953. <bitOffset>5</bitOffset>
  3954. <bitWidth>1</bitWidth>
  3955. </field>
  3956. <field>
  3957. <name>PINC</name>
  3958. <description>Peripheral increment mode</description>
  3959. <bitOffset>6</bitOffset>
  3960. <bitWidth>1</bitWidth>
  3961. </field>
  3962. <field>
  3963. <name>MINC</name>
  3964. <description>Memory increment mode</description>
  3965. <bitOffset>7</bitOffset>
  3966. <bitWidth>1</bitWidth>
  3967. </field>
  3968. <field>
  3969. <name>PSIZE</name>
  3970. <description>Peripheral size</description>
  3971. <bitOffset>8</bitOffset>
  3972. <bitWidth>2</bitWidth>
  3973. </field>
  3974. <field>
  3975. <name>MSIZE</name>
  3976. <description>Memory size</description>
  3977. <bitOffset>10</bitOffset>
  3978. <bitWidth>2</bitWidth>
  3979. </field>
  3980. <field>
  3981. <name>PL</name>
  3982. <description>Channel priority level</description>
  3983. <bitOffset>12</bitOffset>
  3984. <bitWidth>2</bitWidth>
  3985. </field>
  3986. <field>
  3987. <name>MEM2MEM</name>
  3988. <description>Memory to memory mode</description>
  3989. <bitOffset>14</bitOffset>
  3990. <bitWidth>1</bitWidth>
  3991. </field>
  3992. </fields>
  3993. </register>
  3994. <register>
  3995. <name>CCR4</name>
  3996. <displayName>CCR4</displayName>
  3997. <description>DMA channel x configuration
  3998. register</description>
  3999. <addressOffset>0x44</addressOffset>
  4000. <size>0x20</size>
  4001. <access>read-write</access>
  4002. <resetValue>0x00000000</resetValue>
  4003. <fields>
  4004. <field>
  4005. <name>EN</name>
  4006. <description>Channel enable</description>
  4007. <bitOffset>0</bitOffset>
  4008. <bitWidth>1</bitWidth>
  4009. </field>
  4010. <field>
  4011. <name>TCIE</name>
  4012. <description>Transfer complete interrupt
  4013. enable</description>
  4014. <bitOffset>1</bitOffset>
  4015. <bitWidth>1</bitWidth>
  4016. </field>
  4017. <field>
  4018. <name>HTIE</name>
  4019. <description>Half transfer interrupt
  4020. enable</description>
  4021. <bitOffset>2</bitOffset>
  4022. <bitWidth>1</bitWidth>
  4023. </field>
  4024. <field>
  4025. <name>TEIE</name>
  4026. <description>Transfer error interrupt
  4027. enable</description>
  4028. <bitOffset>3</bitOffset>
  4029. <bitWidth>1</bitWidth>
  4030. </field>
  4031. <field>
  4032. <name>DIR</name>
  4033. <description>Data transfer direction</description>
  4034. <bitOffset>4</bitOffset>
  4035. <bitWidth>1</bitWidth>
  4036. </field>
  4037. <field>
  4038. <name>CIRC</name>
  4039. <description>Circular mode</description>
  4040. <bitOffset>5</bitOffset>
  4041. <bitWidth>1</bitWidth>
  4042. </field>
  4043. <field>
  4044. <name>PINC</name>
  4045. <description>Peripheral increment mode</description>
  4046. <bitOffset>6</bitOffset>
  4047. <bitWidth>1</bitWidth>
  4048. </field>
  4049. <field>
  4050. <name>MINC</name>
  4051. <description>Memory increment mode</description>
  4052. <bitOffset>7</bitOffset>
  4053. <bitWidth>1</bitWidth>
  4054. </field>
  4055. <field>
  4056. <name>PSIZE</name>
  4057. <description>Peripheral size</description>
  4058. <bitOffset>8</bitOffset>
  4059. <bitWidth>2</bitWidth>
  4060. </field>
  4061. <field>
  4062. <name>MSIZE</name>
  4063. <description>Memory size</description>
  4064. <bitOffset>10</bitOffset>
  4065. <bitWidth>2</bitWidth>
  4066. </field>
  4067. <field>
  4068. <name>PL</name>
  4069. <description>Channel priority level</description>
  4070. <bitOffset>12</bitOffset>
  4071. <bitWidth>2</bitWidth>
  4072. </field>
  4073. <field>
  4074. <name>MEM2MEM</name>
  4075. <description>Memory to memory mode</description>
  4076. <bitOffset>14</bitOffset>
  4077. <bitWidth>1</bitWidth>
  4078. </field>
  4079. </fields>
  4080. </register>
  4081. <register>
  4082. <name>CCR5</name>
  4083. <displayName>CCR5</displayName>
  4084. <description>DMA channel x configuration
  4085. register</description>
  4086. <addressOffset>0x58</addressOffset>
  4087. <size>0x20</size>
  4088. <access>read-write</access>
  4089. <resetValue>0x00000000</resetValue>
  4090. <fields>
  4091. <field>
  4092. <name>EN</name>
  4093. <description>Channel enable</description>
  4094. <bitOffset>0</bitOffset>
  4095. <bitWidth>1</bitWidth>
  4096. </field>
  4097. <field>
  4098. <name>TCIE</name>
  4099. <description>Transfer complete interrupt
  4100. enable</description>
  4101. <bitOffset>1</bitOffset>
  4102. <bitWidth>1</bitWidth>
  4103. </field>
  4104. <field>
  4105. <name>HTIE</name>
  4106. <description>Half transfer interrupt
  4107. enable</description>
  4108. <bitOffset>2</bitOffset>
  4109. <bitWidth>1</bitWidth>
  4110. </field>
  4111. <field>
  4112. <name>TEIE</name>
  4113. <description>Transfer error interrupt
  4114. enable</description>
  4115. <bitOffset>3</bitOffset>
  4116. <bitWidth>1</bitWidth>
  4117. </field>
  4118. <field>
  4119. <name>DIR</name>
  4120. <description>Data transfer direction</description>
  4121. <bitOffset>4</bitOffset>
  4122. <bitWidth>1</bitWidth>
  4123. </field>
  4124. <field>
  4125. <name>CIRC</name>
  4126. <description>Circular mode</description>
  4127. <bitOffset>5</bitOffset>
  4128. <bitWidth>1</bitWidth>
  4129. </field>
  4130. <field>
  4131. <name>PINC</name>
  4132. <description>Peripheral increment mode</description>
  4133. <bitOffset>6</bitOffset>
  4134. <bitWidth>1</bitWidth>
  4135. </field>
  4136. <field>
  4137. <name>MINC</name>
  4138. <description>Memory increment mode</description>
  4139. <bitOffset>7</bitOffset>
  4140. <bitWidth>1</bitWidth>
  4141. </field>
  4142. <field>
  4143. <name>PSIZE</name>
  4144. <description>Peripheral size</description>
  4145. <bitOffset>8</bitOffset>
  4146. <bitWidth>2</bitWidth>
  4147. </field>
  4148. <field>
  4149. <name>MSIZE</name>
  4150. <description>Memory size</description>
  4151. <bitOffset>10</bitOffset>
  4152. <bitWidth>2</bitWidth>
  4153. </field>
  4154. <field>
  4155. <name>PL</name>
  4156. <description>Channel priority level</description>
  4157. <bitOffset>12</bitOffset>
  4158. <bitWidth>2</bitWidth>
  4159. </field>
  4160. <field>
  4161. <name>MEM2MEM</name>
  4162. <description>Memory to memory mode</description>
  4163. <bitOffset>14</bitOffset>
  4164. <bitWidth>1</bitWidth>
  4165. </field>
  4166. </fields>
  4167. </register>
  4168. <register>
  4169. <name>CNDTR1</name>
  4170. <displayName>CNDTR1</displayName>
  4171. <description>DMA channel x number of data
  4172. register</description>
  4173. <addressOffset>0xC</addressOffset>
  4174. <size>0x20</size>
  4175. <access>read-write</access>
  4176. <resetValue>0x00000000</resetValue>
  4177. <fields>
  4178. <field>
  4179. <name>NDT</name>
  4180. <description>Number of data to transfer</description>
  4181. <bitOffset>0</bitOffset>
  4182. <bitWidth>16</bitWidth>
  4183. </field>
  4184. </fields>
  4185. </register>
  4186. <register>
  4187. <name>CNDTR2</name>
  4188. <displayName>CNDTR2</displayName>
  4189. <description>DMA channel x number of data
  4190. register</description>
  4191. <addressOffset>0x20</addressOffset>
  4192. <size>0x20</size>
  4193. <access>read-write</access>
  4194. <resetValue>0x00000000</resetValue>
  4195. <fields>
  4196. <field>
  4197. <name>NDT</name>
  4198. <description>Number of data to transfer</description>
  4199. <bitOffset>0</bitOffset>
  4200. <bitWidth>16</bitWidth>
  4201. </field>
  4202. </fields>
  4203. </register>
  4204. <register>
  4205. <name>CNDTR3</name>
  4206. <displayName>CNDTR3</displayName>
  4207. <description>DMA channel x configuration
  4208. register</description>
  4209. <addressOffset>0x34</addressOffset>
  4210. <size>0x20</size>
  4211. <access>read-write</access>
  4212. <resetValue>0x00000000</resetValue>
  4213. <fields>
  4214. <field>
  4215. <name>NDT</name>
  4216. <description>Number of data to transfer</description>
  4217. <bitOffset>0</bitOffset>
  4218. <bitWidth>16</bitWidth>
  4219. </field>
  4220. </fields>
  4221. </register>
  4222. <register>
  4223. <name>CNDTR4</name>
  4224. <displayName>CNDTR4</displayName>
  4225. <description>DMA channel x configuration
  4226. register</description>
  4227. <addressOffset>0x48</addressOffset>
  4228. <size>0x20</size>
  4229. <access>read-write</access>
  4230. <resetValue>0x00000000</resetValue>
  4231. <fields>
  4232. <field>
  4233. <name>NDT</name>
  4234. <description>Number of data to transfer</description>
  4235. <bitOffset>0</bitOffset>
  4236. <bitWidth>16</bitWidth>
  4237. </field>
  4238. </fields>
  4239. </register>
  4240. <register>
  4241. <name>CNDTR5</name>
  4242. <displayName>CNDTR5</displayName>
  4243. <description>DMA channel x configuration
  4244. register</description>
  4245. <addressOffset>0x5C</addressOffset>
  4246. <size>0x20</size>
  4247. <access>read-write</access>
  4248. <resetValue>0x00000000</resetValue>
  4249. <fields>
  4250. <field>
  4251. <name>NDT</name>
  4252. <description>Number of data to transfer</description>
  4253. <bitOffset>0</bitOffset>
  4254. <bitWidth>16</bitWidth>
  4255. </field>
  4256. </fields>
  4257. </register>
  4258. <register>
  4259. <name>CPAR1</name>
  4260. <displayName>CPAR1</displayName>
  4261. <description>DMA channel x peripheral address
  4262. register</description>
  4263. <addressOffset>0x10</addressOffset>
  4264. <size>0x20</size>
  4265. <access>read-write</access>
  4266. <resetValue>0x00000000</resetValue>
  4267. <fields>
  4268. <field>
  4269. <name>PA</name>
  4270. <description>Peripheral address</description>
  4271. <bitOffset>0</bitOffset>
  4272. <bitWidth>32</bitWidth>
  4273. </field>
  4274. </fields>
  4275. </register>
  4276. <register>
  4277. <name>CPAR2</name>
  4278. <displayName>CPAR2</displayName>
  4279. <description>DMA channel x peripheral address
  4280. register</description>
  4281. <addressOffset>0x24</addressOffset>
  4282. <size>0x20</size>
  4283. <access>read-write</access>
  4284. <resetValue>0x00000000</resetValue>
  4285. <fields>
  4286. <field>
  4287. <name>PA</name>
  4288. <description>Peripheral address</description>
  4289. <bitOffset>0</bitOffset>
  4290. <bitWidth>32</bitWidth>
  4291. </field>
  4292. </fields>
  4293. </register>
  4294. <register>
  4295. <name>CPAR3</name>
  4296. <displayName>CPAR3</displayName>
  4297. <description>DMA channel x peripheral address
  4298. register</description>
  4299. <addressOffset>0x38</addressOffset>
  4300. <size>0x20</size>
  4301. <access>read-write</access>
  4302. <resetValue>0x00000000</resetValue>
  4303. <fields>
  4304. <field>
  4305. <name>PA</name>
  4306. <description>Peripheral address</description>
  4307. <bitOffset>0</bitOffset>
  4308. <bitWidth>32</bitWidth>
  4309. </field>
  4310. </fields>
  4311. </register>
  4312. <register>
  4313. <name>CPAR4</name>
  4314. <displayName>CPAR4</displayName>
  4315. <description>DMA channel x peripheral address
  4316. register</description>
  4317. <addressOffset>0x4C</addressOffset>
  4318. <size>0x20</size>
  4319. <access>read-write</access>
  4320. <resetValue>0x00000000</resetValue>
  4321. <fields>
  4322. <field>
  4323. <name>PA</name>
  4324. <description>Peripheral address</description>
  4325. <bitOffset>0</bitOffset>
  4326. <bitWidth>32</bitWidth>
  4327. </field>
  4328. </fields>
  4329. </register>
  4330. <register>
  4331. <name>CPAR5</name>
  4332. <displayName>CPAR5</displayName>
  4333. <description>DMA channel x peripheral address
  4334. register</description>
  4335. <addressOffset>0x60</addressOffset>
  4336. <size>0x20</size>
  4337. <access>read-write</access>
  4338. <resetValue>0x00000000</resetValue>
  4339. <fields>
  4340. <field>
  4341. <name>PA</name>
  4342. <description>Peripheral address</description>
  4343. <bitOffset>0</bitOffset>
  4344. <bitWidth>32</bitWidth>
  4345. </field>
  4346. </fields>
  4347. </register>
  4348. <register>
  4349. <name>CMAR1</name>
  4350. <displayName>CMAR1</displayName>
  4351. <description>DMA channel x memory address
  4352. register</description>
  4353. <addressOffset>0x14</addressOffset>
  4354. <size>0x20</size>
  4355. <access>read-write</access>
  4356. <resetValue>0x00000000</resetValue>
  4357. <fields>
  4358. <field>
  4359. <name>MA</name>
  4360. <description>Memory address</description>
  4361. <bitOffset>0</bitOffset>
  4362. <bitWidth>32</bitWidth>
  4363. </field>
  4364. </fields>
  4365. </register>
  4366. <register>
  4367. <name>CMAR2</name>
  4368. <displayName>CMAR2</displayName>
  4369. <description>DMA channel x memory address
  4370. register</description>
  4371. <addressOffset>0x28</addressOffset>
  4372. <size>0x20</size>
  4373. <access>read-write</access>
  4374. <resetValue>0x00000000</resetValue>
  4375. <fields>
  4376. <field>
  4377. <name>MA</name>
  4378. <description>Memory address</description>
  4379. <bitOffset>0</bitOffset>
  4380. <bitWidth>32</bitWidth>
  4381. </field>
  4382. </fields>
  4383. </register>
  4384. <register>
  4385. <name>CMAR3</name>
  4386. <displayName>CMAR3</displayName>
  4387. <description>DMA channel x memory address
  4388. register</description>
  4389. <addressOffset>0x3C</addressOffset>
  4390. <size>0x20</size>
  4391. <access>read-write</access>
  4392. <resetValue>0x00000000</resetValue>
  4393. <fields>
  4394. <field>
  4395. <name>MA</name>
  4396. <description>Memory address</description>
  4397. <bitOffset>0</bitOffset>
  4398. <bitWidth>32</bitWidth>
  4399. </field>
  4400. </fields>
  4401. </register>
  4402. <register>
  4403. <name>CMAR4</name>
  4404. <displayName>CMAR4</displayName>
  4405. <description>DMA channel x memory address
  4406. register</description>
  4407. <addressOffset>0x50</addressOffset>
  4408. <size>0x20</size>
  4409. <access>read-write</access>
  4410. <resetValue>0x00000000</resetValue>
  4411. <fields>
  4412. <field>
  4413. <name>MA</name>
  4414. <description>Memory address</description>
  4415. <bitOffset>0</bitOffset>
  4416. <bitWidth>32</bitWidth>
  4417. </field>
  4418. </fields>
  4419. </register>
  4420. <register>
  4421. <name>CMAR5</name>
  4422. <displayName>CMAR5</displayName>
  4423. <description>DMA channel x memory address
  4424. register</description>
  4425. <addressOffset>0x64</addressOffset>
  4426. <size>0x20</size>
  4427. <access>read-write</access>
  4428. <resetValue>0x00000000</resetValue>
  4429. <fields>
  4430. <field>
  4431. <name>MA</name>
  4432. <description>Memory address</description>
  4433. <bitOffset>0</bitOffset>
  4434. <bitWidth>32</bitWidth>
  4435. </field>
  4436. </fields>
  4437. </register>
  4438. </registers>
  4439. </peripheral>
  4440. <peripheral>
  4441. <name>DMAMUX</name>
  4442. <description>DMAMUX</description>
  4443. <groupName>DMAMUX</groupName>
  4444. <baseAddress>0x40020800</baseAddress>
  4445. <addressBlock>
  4446. <offset>0x0</offset>
  4447. <size>0x400</size>
  4448. <usage>registers</usage>
  4449. </addressBlock>
  4450. <interrupt>
  4451. <name>DMA_Channel4_5_6_7</name>
  4452. <description>DMA channel 4, 5, 6 &amp; 7 and
  4453. DMAMUX</description>
  4454. <value>11</value>
  4455. </interrupt>
  4456. <registers>
  4457. <register>
  4458. <name>C0CR</name>
  4459. <displayName>C0CR</displayName>
  4460. <description>DMAMux - DMA request line multiplexer
  4461. channel x control register</description>
  4462. <addressOffset>0x0</addressOffset>
  4463. <size>0x20</size>
  4464. <access>read-write</access>
  4465. <resetValue>0x00000000</resetValue>
  4466. <fields>
  4467. <field>
  4468. <name>DMAREQ_ID</name>
  4469. <description>Input DMA request line
  4470. selected</description>
  4471. <bitOffset>0</bitOffset>
  4472. <bitWidth>8</bitWidth>
  4473. </field>
  4474. <field>
  4475. <name>SOIE</name>
  4476. <description>Interrupt enable at synchronization
  4477. event overrun</description>
  4478. <bitOffset>8</bitOffset>
  4479. <bitWidth>1</bitWidth>
  4480. </field>
  4481. <field>
  4482. <name>EGE</name>
  4483. <description>Event generation
  4484. enable/disable</description>
  4485. <bitOffset>9</bitOffset>
  4486. <bitWidth>1</bitWidth>
  4487. </field>
  4488. <field>
  4489. <name>SE</name>
  4490. <description>Synchronous operating mode
  4491. enable/disable</description>
  4492. <bitOffset>16</bitOffset>
  4493. <bitWidth>1</bitWidth>
  4494. </field>
  4495. <field>
  4496. <name>SPOL</name>
  4497. <description>Synchronization event type selector
  4498. Defines the synchronization event on the selected
  4499. synchronization input:</description>
  4500. <bitOffset>17</bitOffset>
  4501. <bitWidth>2</bitWidth>
  4502. </field>
  4503. <field>
  4504. <name>NBREQ</name>
  4505. <description>Number of DMA requests to forward
  4506. Defines the number of DMA requests forwarded before
  4507. output event is generated. In synchronous mode, it
  4508. also defines the number of DMA requests to forward
  4509. after a synchronization event, then stop forwarding.
  4510. The actual number of DMA requests forwarded is
  4511. NBREQ+1. Note: This field can only be written when
  4512. both SE and EGE bits are reset.</description>
  4513. <bitOffset>19</bitOffset>
  4514. <bitWidth>5</bitWidth>
  4515. </field>
  4516. <field>
  4517. <name>SYNC_ID</name>
  4518. <description>Synchronization input
  4519. selected</description>
  4520. <bitOffset>24</bitOffset>
  4521. <bitWidth>5</bitWidth>
  4522. </field>
  4523. </fields>
  4524. </register>
  4525. <register>
  4526. <name>C1CR</name>
  4527. <displayName>C1CR</displayName>
  4528. <description>DMAMux - DMA request line multiplexer
  4529. channel x control register</description>
  4530. <addressOffset>0x4</addressOffset>
  4531. <size>0x20</size>
  4532. <access>read-write</access>
  4533. <resetValue>0x00000000</resetValue>
  4534. <fields>
  4535. <field>
  4536. <name>DMAREQ_ID</name>
  4537. <description>Input DMA request line
  4538. selected</description>
  4539. <bitOffset>0</bitOffset>
  4540. <bitWidth>8</bitWidth>
  4541. </field>
  4542. <field>
  4543. <name>SOIE</name>
  4544. <description>Interrupt enable at synchronization
  4545. event overrun</description>
  4546. <bitOffset>8</bitOffset>
  4547. <bitWidth>1</bitWidth>
  4548. </field>
  4549. <field>
  4550. <name>EGE</name>
  4551. <description>Event generation
  4552. enable/disable</description>
  4553. <bitOffset>9</bitOffset>
  4554. <bitWidth>1</bitWidth>
  4555. </field>
  4556. <field>
  4557. <name>SE</name>
  4558. <description>Synchronous operating mode
  4559. enable/disable</description>
  4560. <bitOffset>16</bitOffset>
  4561. <bitWidth>1</bitWidth>
  4562. </field>
  4563. <field>
  4564. <name>SPOL</name>
  4565. <description>Synchronization event type selector
  4566. Defines the synchronization event on the selected
  4567. synchronization input:</description>
  4568. <bitOffset>17</bitOffset>
  4569. <bitWidth>2</bitWidth>
  4570. </field>
  4571. <field>
  4572. <name>NBREQ</name>
  4573. <description>Number of DMA requests to forward
  4574. Defines the number of DMA requests forwarded before
  4575. output event is generated. In synchronous mode, it
  4576. also defines the number of DMA requests to forward
  4577. after a synchronization event, then stop forwarding.
  4578. The actual number of DMA requests forwarded is
  4579. NBREQ+1. Note: This field can only be written when
  4580. both SE and EGE bits are reset.</description>
  4581. <bitOffset>19</bitOffset>
  4582. <bitWidth>5</bitWidth>
  4583. </field>
  4584. <field>
  4585. <name>SYNC_ID</name>
  4586. <description>Synchronization input
  4587. selected</description>
  4588. <bitOffset>24</bitOffset>
  4589. <bitWidth>5</bitWidth>
  4590. </field>
  4591. </fields>
  4592. </register>
  4593. <register>
  4594. <name>C2CR</name>
  4595. <displayName>C2CR</displayName>
  4596. <description>DMAMux - DMA request line multiplexer
  4597. channel x control register</description>
  4598. <addressOffset>0x8</addressOffset>
  4599. <size>0x20</size>
  4600. <access>read-write</access>
  4601. <resetValue>0x00000000</resetValue>
  4602. <fields>
  4603. <field>
  4604. <name>DMAREQ_ID</name>
  4605. <description>Input DMA request line
  4606. selected</description>
  4607. <bitOffset>0</bitOffset>
  4608. <bitWidth>8</bitWidth>
  4609. </field>
  4610. <field>
  4611. <name>SOIE</name>
  4612. <description>Interrupt enable at synchronization
  4613. event overrun</description>
  4614. <bitOffset>8</bitOffset>
  4615. <bitWidth>1</bitWidth>
  4616. </field>
  4617. <field>
  4618. <name>EGE</name>
  4619. <description>Event generation
  4620. enable/disable</description>
  4621. <bitOffset>9</bitOffset>
  4622. <bitWidth>1</bitWidth>
  4623. </field>
  4624. <field>
  4625. <name>SE</name>
  4626. <description>Synchronous operating mode
  4627. enable/disable</description>
  4628. <bitOffset>16</bitOffset>
  4629. <bitWidth>1</bitWidth>
  4630. </field>
  4631. <field>
  4632. <name>SPOL</name>
  4633. <description>Synchronization event type selector
  4634. Defines the synchronization event on the selected
  4635. synchronization input:</description>
  4636. <bitOffset>17</bitOffset>
  4637. <bitWidth>2</bitWidth>
  4638. </field>
  4639. <field>
  4640. <name>NBREQ</name>
  4641. <description>Number of DMA requests to forward
  4642. Defines the number of DMA requests forwarded before
  4643. output event is generated. In synchronous mode, it
  4644. also defines the number of DMA requests to forward
  4645. after a synchronization event, then stop forwarding.
  4646. The actual number of DMA requests forwarded is
  4647. NBREQ+1. Note: This field can only be written when
  4648. both SE and EGE bits are reset.</description>
  4649. <bitOffset>19</bitOffset>
  4650. <bitWidth>5</bitWidth>
  4651. </field>
  4652. <field>
  4653. <name>SYNC_ID</name>
  4654. <description>Synchronization input
  4655. selected</description>
  4656. <bitOffset>24</bitOffset>
  4657. <bitWidth>5</bitWidth>
  4658. </field>
  4659. </fields>
  4660. </register>
  4661. <register>
  4662. <name>C3CR</name>
  4663. <displayName>C3CR</displayName>
  4664. <description>DMAMux - DMA request line multiplexer
  4665. channel x control register</description>
  4666. <addressOffset>0xC</addressOffset>
  4667. <size>0x20</size>
  4668. <access>read-write</access>
  4669. <resetValue>0x00000000</resetValue>
  4670. <fields>
  4671. <field>
  4672. <name>DMAREQ_ID</name>
  4673. <description>Input DMA request line
  4674. selected</description>
  4675. <bitOffset>0</bitOffset>
  4676. <bitWidth>8</bitWidth>
  4677. </field>
  4678. <field>
  4679. <name>SOIE</name>
  4680. <description>Interrupt enable at synchronization
  4681. event overrun</description>
  4682. <bitOffset>8</bitOffset>
  4683. <bitWidth>1</bitWidth>
  4684. </field>
  4685. <field>
  4686. <name>EGE</name>
  4687. <description>Event generation
  4688. enable/disable</description>
  4689. <bitOffset>9</bitOffset>
  4690. <bitWidth>1</bitWidth>
  4691. </field>
  4692. <field>
  4693. <name>SE</name>
  4694. <description>Synchronous operating mode
  4695. enable/disable</description>
  4696. <bitOffset>16</bitOffset>
  4697. <bitWidth>1</bitWidth>
  4698. </field>
  4699. <field>
  4700. <name>SPOL</name>
  4701. <description>Synchronization event type selector
  4702. Defines the synchronization event on the selected
  4703. synchronization input:</description>
  4704. <bitOffset>17</bitOffset>
  4705. <bitWidth>2</bitWidth>
  4706. </field>
  4707. <field>
  4708. <name>NBREQ</name>
  4709. <description>Number of DMA requests to forward
  4710. Defines the number of DMA requests forwarded before
  4711. output event is generated. In synchronous mode, it
  4712. also defines the number of DMA requests to forward
  4713. after a synchronization event, then stop forwarding.
  4714. The actual number of DMA requests forwarded is
  4715. NBREQ+1. Note: This field can only be written when
  4716. both SE and EGE bits are reset.</description>
  4717. <bitOffset>19</bitOffset>
  4718. <bitWidth>5</bitWidth>
  4719. </field>
  4720. <field>
  4721. <name>SYNC_ID</name>
  4722. <description>Synchronization input
  4723. selected</description>
  4724. <bitOffset>24</bitOffset>
  4725. <bitWidth>5</bitWidth>
  4726. </field>
  4727. </fields>
  4728. </register>
  4729. <register>
  4730. <name>C4CR</name>
  4731. <displayName>C4CR</displayName>
  4732. <description>DMAMux - DMA request line multiplexer
  4733. channel x control register</description>
  4734. <addressOffset>0x10</addressOffset>
  4735. <size>0x20</size>
  4736. <access>read-write</access>
  4737. <resetValue>0x00000000</resetValue>
  4738. <fields>
  4739. <field>
  4740. <name>DMAREQ_ID</name>
  4741. <description>Input DMA request line
  4742. selected</description>
  4743. <bitOffset>0</bitOffset>
  4744. <bitWidth>8</bitWidth>
  4745. </field>
  4746. <field>
  4747. <name>SOIE</name>
  4748. <description>Interrupt enable at synchronization
  4749. event overrun</description>
  4750. <bitOffset>8</bitOffset>
  4751. <bitWidth>1</bitWidth>
  4752. </field>
  4753. <field>
  4754. <name>EGE</name>
  4755. <description>Event generation
  4756. enable/disable</description>
  4757. <bitOffset>9</bitOffset>
  4758. <bitWidth>1</bitWidth>
  4759. </field>
  4760. <field>
  4761. <name>SE</name>
  4762. <description>Synchronous operating mode
  4763. enable/disable</description>
  4764. <bitOffset>16</bitOffset>
  4765. <bitWidth>1</bitWidth>
  4766. </field>
  4767. <field>
  4768. <name>SPOL</name>
  4769. <description>Synchronization event type selector
  4770. Defines the synchronization event on the selected
  4771. synchronization input:</description>
  4772. <bitOffset>17</bitOffset>
  4773. <bitWidth>2</bitWidth>
  4774. </field>
  4775. <field>
  4776. <name>NBREQ</name>
  4777. <description>Number of DMA requests to forward
  4778. Defines the number of DMA requests forwarded before
  4779. output event is generated. In synchronous mode, it
  4780. also defines the number of DMA requests to forward
  4781. after a synchronization event, then stop forwarding.
  4782. The actual number of DMA requests forwarded is
  4783. NBREQ+1. Note: This field can only be written when
  4784. both SE and EGE bits are reset.</description>
  4785. <bitOffset>19</bitOffset>
  4786. <bitWidth>5</bitWidth>
  4787. </field>
  4788. <field>
  4789. <name>SYNC_ID</name>
  4790. <description>Synchronization input
  4791. selected</description>
  4792. <bitOffset>24</bitOffset>
  4793. <bitWidth>5</bitWidth>
  4794. </field>
  4795. </fields>
  4796. </register>
  4797. <register>
  4798. <name>C5CR</name>
  4799. <displayName>C5CR</displayName>
  4800. <description>DMAMux - DMA request line multiplexer
  4801. channel x control register</description>
  4802. <addressOffset>0x14</addressOffset>
  4803. <size>0x20</size>
  4804. <access>read-write</access>
  4805. <resetValue>0x00000000</resetValue>
  4806. <fields>
  4807. <field>
  4808. <name>DMAREQ_ID</name>
  4809. <description>Input DMA request line
  4810. selected</description>
  4811. <bitOffset>0</bitOffset>
  4812. <bitWidth>8</bitWidth>
  4813. </field>
  4814. <field>
  4815. <name>SOIE</name>
  4816. <description>Interrupt enable at synchronization
  4817. event overrun</description>
  4818. <bitOffset>8</bitOffset>
  4819. <bitWidth>1</bitWidth>
  4820. </field>
  4821. <field>
  4822. <name>EGE</name>
  4823. <description>Event generation
  4824. enable/disable</description>
  4825. <bitOffset>9</bitOffset>
  4826. <bitWidth>1</bitWidth>
  4827. </field>
  4828. <field>
  4829. <name>SE</name>
  4830. <description>Synchronous operating mode
  4831. enable/disable</description>
  4832. <bitOffset>16</bitOffset>
  4833. <bitWidth>1</bitWidth>
  4834. </field>
  4835. <field>
  4836. <name>SPOL</name>
  4837. <description>Synchronization event type selector
  4838. Defines the synchronization event on the selected
  4839. synchronization input:</description>
  4840. <bitOffset>17</bitOffset>
  4841. <bitWidth>2</bitWidth>
  4842. </field>
  4843. <field>
  4844. <name>NBREQ</name>
  4845. <description>Number of DMA requests to forward
  4846. Defines the number of DMA requests forwarded before
  4847. output event is generated. In synchronous mode, it
  4848. also defines the number of DMA requests to forward
  4849. after a synchronization event, then stop forwarding.
  4850. The actual number of DMA requests forwarded is
  4851. NBREQ+1. Note: This field can only be written when
  4852. both SE and EGE bits are reset.</description>
  4853. <bitOffset>19</bitOffset>
  4854. <bitWidth>5</bitWidth>
  4855. </field>
  4856. <field>
  4857. <name>SYNC_ID</name>
  4858. <description>Synchronization input
  4859. selected</description>
  4860. <bitOffset>24</bitOffset>
  4861. <bitWidth>5</bitWidth>
  4862. </field>
  4863. </fields>
  4864. </register>
  4865. <register>
  4866. <name>C6CR</name>
  4867. <displayName>C6CR</displayName>
  4868. <description>DMAMux - DMA request line multiplexer
  4869. channel x control register</description>
  4870. <addressOffset>0x18</addressOffset>
  4871. <size>0x20</size>
  4872. <access>read-write</access>
  4873. <resetValue>0x00000000</resetValue>
  4874. <fields>
  4875. <field>
  4876. <name>DMAREQ_ID</name>
  4877. <description>Input DMA request line
  4878. selected</description>
  4879. <bitOffset>0</bitOffset>
  4880. <bitWidth>8</bitWidth>
  4881. </field>
  4882. <field>
  4883. <name>SOIE</name>
  4884. <description>Interrupt enable at synchronization
  4885. event overrun</description>
  4886. <bitOffset>8</bitOffset>
  4887. <bitWidth>1</bitWidth>
  4888. </field>
  4889. <field>
  4890. <name>EGE</name>
  4891. <description>Event generation
  4892. enable/disable</description>
  4893. <bitOffset>9</bitOffset>
  4894. <bitWidth>1</bitWidth>
  4895. </field>
  4896. <field>
  4897. <name>SE</name>
  4898. <description>Synchronous operating mode
  4899. enable/disable</description>
  4900. <bitOffset>16</bitOffset>
  4901. <bitWidth>1</bitWidth>
  4902. </field>
  4903. <field>
  4904. <name>SPOL</name>
  4905. <description>Synchronization event type selector
  4906. Defines the synchronization event on the selected
  4907. synchronization input:</description>
  4908. <bitOffset>17</bitOffset>
  4909. <bitWidth>2</bitWidth>
  4910. </field>
  4911. <field>
  4912. <name>NBREQ</name>
  4913. <description>Number of DMA requests to forward
  4914. Defines the number of DMA requests forwarded before
  4915. output event is generated. In synchronous mode, it
  4916. also defines the number of DMA requests to forward
  4917. after a synchronization event, then stop forwarding.
  4918. The actual number of DMA requests forwarded is
  4919. NBREQ+1. Note: This field can only be written when
  4920. both SE and EGE bits are reset.</description>
  4921. <bitOffset>19</bitOffset>
  4922. <bitWidth>5</bitWidth>
  4923. </field>
  4924. <field>
  4925. <name>SYNC_ID</name>
  4926. <description>Synchronization input
  4927. selected</description>
  4928. <bitOffset>24</bitOffset>
  4929. <bitWidth>5</bitWidth>
  4930. </field>
  4931. </fields>
  4932. </register>
  4933. <register>
  4934. <name>RG0CR</name>
  4935. <displayName>RG0CR</displayName>
  4936. <description>DMAMux - DMA request generator channel x
  4937. control register</description>
  4938. <addressOffset>0x100</addressOffset>
  4939. <size>0x20</size>
  4940. <access>read-write</access>
  4941. <resetValue>0x00000000</resetValue>
  4942. <fields>
  4943. <field>
  4944. <name>SIG_ID</name>
  4945. <description>DMA request trigger input
  4946. selected</description>
  4947. <bitOffset>0</bitOffset>
  4948. <bitWidth>5</bitWidth>
  4949. </field>
  4950. <field>
  4951. <name>OIE</name>
  4952. <description>Interrupt enable at trigger event
  4953. overrun</description>
  4954. <bitOffset>8</bitOffset>
  4955. <bitWidth>1</bitWidth>
  4956. </field>
  4957. <field>
  4958. <name>GE</name>
  4959. <description>DMA request generator channel
  4960. enable/disable</description>
  4961. <bitOffset>16</bitOffset>
  4962. <bitWidth>1</bitWidth>
  4963. </field>
  4964. <field>
  4965. <name>GPOL</name>
  4966. <description>DMA request generator trigger event type
  4967. selection Defines the trigger event on the selected
  4968. DMA request trigger input</description>
  4969. <bitOffset>17</bitOffset>
  4970. <bitWidth>2</bitWidth>
  4971. </field>
  4972. <field>
  4973. <name>GNBREQ</name>
  4974. <description>Number of DMA requests to generate
  4975. Defines the number of DMA requests generated after a
  4976. trigger event, then stop generating. The actual
  4977. number of generated DMA requests is GNBREQ+1. Note:
  4978. This field can only be written when GE bit is
  4979. reset.</description>
  4980. <bitOffset>19</bitOffset>
  4981. <bitWidth>5</bitWidth>
  4982. </field>
  4983. </fields>
  4984. </register>
  4985. <register>
  4986. <name>RG1CR</name>
  4987. <displayName>RG1CR</displayName>
  4988. <description>DMAMux - DMA request generator channel x
  4989. control register</description>
  4990. <addressOffset>0x104</addressOffset>
  4991. <size>0x20</size>
  4992. <access>read-write</access>
  4993. <resetValue>0x00000000</resetValue>
  4994. <fields>
  4995. <field>
  4996. <name>SIG_ID</name>
  4997. <description>DMA request trigger input
  4998. selected</description>
  4999. <bitOffset>0</bitOffset>
  5000. <bitWidth>5</bitWidth>
  5001. </field>
  5002. <field>
  5003. <name>OIE</name>
  5004. <description>Interrupt enable at trigger event
  5005. overrun</description>
  5006. <bitOffset>8</bitOffset>
  5007. <bitWidth>1</bitWidth>
  5008. </field>
  5009. <field>
  5010. <name>GE</name>
  5011. <description>DMA request generator channel
  5012. enable/disable</description>
  5013. <bitOffset>16</bitOffset>
  5014. <bitWidth>1</bitWidth>
  5015. </field>
  5016. <field>
  5017. <name>GPOL</name>
  5018. <description>DMA request generator trigger event type
  5019. selection Defines the trigger event on the selected
  5020. DMA request trigger input</description>
  5021. <bitOffset>17</bitOffset>
  5022. <bitWidth>2</bitWidth>
  5023. </field>
  5024. <field>
  5025. <name>GNBREQ</name>
  5026. <description>Number of DMA requests to generate
  5027. Defines the number of DMA requests generated after a
  5028. trigger event, then stop generating. The actual
  5029. number of generated DMA requests is GNBREQ+1. Note:
  5030. This field can only be written when GE bit is
  5031. reset.</description>
  5032. <bitOffset>19</bitOffset>
  5033. <bitWidth>5</bitWidth>
  5034. </field>
  5035. </fields>
  5036. </register>
  5037. <register>
  5038. <name>RG2CR</name>
  5039. <displayName>RG2CR</displayName>
  5040. <description>DMAMux - DMA request generator channel x
  5041. control register</description>
  5042. <addressOffset>0x108</addressOffset>
  5043. <size>0x20</size>
  5044. <access>read-write</access>
  5045. <resetValue>0x00000000</resetValue>
  5046. <fields>
  5047. <field>
  5048. <name>SIG_ID</name>
  5049. <description>DMA request trigger input
  5050. selected</description>
  5051. <bitOffset>0</bitOffset>
  5052. <bitWidth>5</bitWidth>
  5053. </field>
  5054. <field>
  5055. <name>OIE</name>
  5056. <description>Interrupt enable at trigger event
  5057. overrun</description>
  5058. <bitOffset>8</bitOffset>
  5059. <bitWidth>1</bitWidth>
  5060. </field>
  5061. <field>
  5062. <name>GE</name>
  5063. <description>DMA request generator channel
  5064. enable/disable</description>
  5065. <bitOffset>16</bitOffset>
  5066. <bitWidth>1</bitWidth>
  5067. </field>
  5068. <field>
  5069. <name>GPOL</name>
  5070. <description>DMA request generator trigger event type
  5071. selection Defines the trigger event on the selected
  5072. DMA request trigger input</description>
  5073. <bitOffset>17</bitOffset>
  5074. <bitWidth>2</bitWidth>
  5075. </field>
  5076. <field>
  5077. <name>GNBREQ</name>
  5078. <description>Number of DMA requests to generate
  5079. Defines the number of DMA requests generated after a
  5080. trigger event, then stop generating. The actual
  5081. number of generated DMA requests is GNBREQ+1. Note:
  5082. This field can only be written when GE bit is
  5083. reset.</description>
  5084. <bitOffset>19</bitOffset>
  5085. <bitWidth>5</bitWidth>
  5086. </field>
  5087. </fields>
  5088. </register>
  5089. <register>
  5090. <name>RG3CR</name>
  5091. <displayName>RG3CR</displayName>
  5092. <description>DMAMux - DMA request generator channel x
  5093. control register</description>
  5094. <addressOffset>0x10C</addressOffset>
  5095. <size>0x20</size>
  5096. <access>read-write</access>
  5097. <resetValue>0x00000000</resetValue>
  5098. <fields>
  5099. <field>
  5100. <name>SIG_ID</name>
  5101. <description>DMA request trigger input
  5102. selected</description>
  5103. <bitOffset>0</bitOffset>
  5104. <bitWidth>5</bitWidth>
  5105. </field>
  5106. <field>
  5107. <name>OIE</name>
  5108. <description>Interrupt enable at trigger event
  5109. overrun</description>
  5110. <bitOffset>8</bitOffset>
  5111. <bitWidth>1</bitWidth>
  5112. </field>
  5113. <field>
  5114. <name>GE</name>
  5115. <description>DMA request generator channel
  5116. enable/disable</description>
  5117. <bitOffset>16</bitOffset>
  5118. <bitWidth>1</bitWidth>
  5119. </field>
  5120. <field>
  5121. <name>GPOL</name>
  5122. <description>DMA request generator trigger event type
  5123. selection Defines the trigger event on the selected
  5124. DMA request trigger input</description>
  5125. <bitOffset>17</bitOffset>
  5126. <bitWidth>2</bitWidth>
  5127. </field>
  5128. <field>
  5129. <name>GNBREQ</name>
  5130. <description>Number of DMA requests to generate
  5131. Defines the number of DMA requests generated after a
  5132. trigger event, then stop generating. The actual
  5133. number of generated DMA requests is GNBREQ+1. Note:
  5134. This field can only be written when GE bit is
  5135. reset.</description>
  5136. <bitOffset>19</bitOffset>
  5137. <bitWidth>5</bitWidth>
  5138. </field>
  5139. </fields>
  5140. </register>
  5141. <register>
  5142. <name>RGSR</name>
  5143. <displayName>RGSR</displayName>
  5144. <description>DMAMux - DMA request generator status
  5145. register</description>
  5146. <addressOffset>0x140</addressOffset>
  5147. <size>0x20</size>
  5148. <access>read-only</access>
  5149. <resetValue>0x00000000</resetValue>
  5150. <fields>
  5151. <field>
  5152. <name>OF</name>
  5153. <description>Trigger event overrun flag The flag is
  5154. set when a trigger event occurs on DMA request
  5155. generator channel x, while the DMA request generator
  5156. counter value is lower than GNBREQ. The flag is
  5157. cleared by writing 1 to the corresponding COFx bit in
  5158. DMAMUX_RGCFR register.</description>
  5159. <bitOffset>0</bitOffset>
  5160. <bitWidth>4</bitWidth>
  5161. </field>
  5162. </fields>
  5163. </register>
  5164. <register>
  5165. <name>RGCFR</name>
  5166. <displayName>RGCFR</displayName>
  5167. <description>DMAMux - DMA request generator clear flag
  5168. register</description>
  5169. <addressOffset>0x144</addressOffset>
  5170. <size>0x20</size>
  5171. <access>write-only</access>
  5172. <resetValue>0x00000000</resetValue>
  5173. <fields>
  5174. <field>
  5175. <name>COF</name>
  5176. <description>Clear trigger event overrun flag Upon
  5177. setting, this bit clears the corresponding overrun
  5178. flag OFx in the DMAMUX_RGCSR register.</description>
  5179. <bitOffset>0</bitOffset>
  5180. <bitWidth>4</bitWidth>
  5181. </field>
  5182. </fields>
  5183. </register>
  5184. </registers>
  5185. </peripheral>
  5186. <peripheral>
  5187. <name>GPIOA</name>
  5188. <description>General-purpose I/Os</description>
  5189. <groupName>GPIO</groupName>
  5190. <baseAddress>0x50000000</baseAddress>
  5191. <addressBlock>
  5192. <offset>0x0</offset>
  5193. <size>0x400</size>
  5194. <usage>registers</usage>
  5195. </addressBlock>
  5196. <registers>
  5197. <register>
  5198. <name>MODER</name>
  5199. <displayName>MODER</displayName>
  5200. <description>GPIO port mode register</description>
  5201. <addressOffset>0x0</addressOffset>
  5202. <size>0x20</size>
  5203. <access>read-write</access>
  5204. <resetValue>0xEBFFFFFF</resetValue>
  5205. <fields>
  5206. <field>
  5207. <name>MODER15</name>
  5208. <description>Port x configuration bits (y =
  5209. 0..15)</description>
  5210. <bitOffset>30</bitOffset>
  5211. <bitWidth>2</bitWidth>
  5212. </field>
  5213. <field>
  5214. <name>MODER14</name>
  5215. <description>Port x configuration bits (y =
  5216. 0..15)</description>
  5217. <bitOffset>28</bitOffset>
  5218. <bitWidth>2</bitWidth>
  5219. </field>
  5220. <field>
  5221. <name>MODER13</name>
  5222. <description>Port x configuration bits (y =
  5223. 0..15)</description>
  5224. <bitOffset>26</bitOffset>
  5225. <bitWidth>2</bitWidth>
  5226. </field>
  5227. <field>
  5228. <name>MODER12</name>
  5229. <description>Port x configuration bits (y =
  5230. 0..15)</description>
  5231. <bitOffset>24</bitOffset>
  5232. <bitWidth>2</bitWidth>
  5233. </field>
  5234. <field>
  5235. <name>MODER11</name>
  5236. <description>Port x configuration bits (y =
  5237. 0..15)</description>
  5238. <bitOffset>22</bitOffset>
  5239. <bitWidth>2</bitWidth>
  5240. </field>
  5241. <field>
  5242. <name>MODER10</name>
  5243. <description>Port x configuration bits (y =
  5244. 0..15)</description>
  5245. <bitOffset>20</bitOffset>
  5246. <bitWidth>2</bitWidth>
  5247. </field>
  5248. <field>
  5249. <name>MODER9</name>
  5250. <description>Port x configuration bits (y =
  5251. 0..15)</description>
  5252. <bitOffset>18</bitOffset>
  5253. <bitWidth>2</bitWidth>
  5254. </field>
  5255. <field>
  5256. <name>MODER8</name>
  5257. <description>Port x configuration bits (y =
  5258. 0..15)</description>
  5259. <bitOffset>16</bitOffset>
  5260. <bitWidth>2</bitWidth>
  5261. </field>
  5262. <field>
  5263. <name>MODER7</name>
  5264. <description>Port x configuration bits (y =
  5265. 0..15)</description>
  5266. <bitOffset>14</bitOffset>
  5267. <bitWidth>2</bitWidth>
  5268. </field>
  5269. <field>
  5270. <name>MODER6</name>
  5271. <description>Port x configuration bits (y =
  5272. 0..15)</description>
  5273. <bitOffset>12</bitOffset>
  5274. <bitWidth>2</bitWidth>
  5275. </field>
  5276. <field>
  5277. <name>MODER5</name>
  5278. <description>Port x configuration bits (y =
  5279. 0..15)</description>
  5280. <bitOffset>10</bitOffset>
  5281. <bitWidth>2</bitWidth>
  5282. </field>
  5283. <field>
  5284. <name>MODER4</name>
  5285. <description>Port x configuration bits (y =
  5286. 0..15)</description>
  5287. <bitOffset>8</bitOffset>
  5288. <bitWidth>2</bitWidth>
  5289. </field>
  5290. <field>
  5291. <name>MODER3</name>
  5292. <description>Port x configuration bits (y =
  5293. 0..15)</description>
  5294. <bitOffset>6</bitOffset>
  5295. <bitWidth>2</bitWidth>
  5296. </field>
  5297. <field>
  5298. <name>MODER2</name>
  5299. <description>Port x configuration bits (y =
  5300. 0..15)</description>
  5301. <bitOffset>4</bitOffset>
  5302. <bitWidth>2</bitWidth>
  5303. </field>
  5304. <field>
  5305. <name>MODER1</name>
  5306. <description>Port x configuration bits (y =
  5307. 0..15)</description>
  5308. <bitOffset>2</bitOffset>
  5309. <bitWidth>2</bitWidth>
  5310. </field>
  5311. <field>
  5312. <name>MODER0</name>
  5313. <description>Port x configuration bits (y =
  5314. 0..15)</description>
  5315. <bitOffset>0</bitOffset>
  5316. <bitWidth>2</bitWidth>
  5317. </field>
  5318. </fields>
  5319. </register>
  5320. <register>
  5321. <name>OTYPER</name>
  5322. <displayName>OTYPER</displayName>
  5323. <description>GPIO port output type register</description>
  5324. <addressOffset>0x4</addressOffset>
  5325. <size>0x20</size>
  5326. <access>read-write</access>
  5327. <resetValue>0x00000000</resetValue>
  5328. <fields>
  5329. <field>
  5330. <name>OT15</name>
  5331. <description>Port x configuration bits (y =
  5332. 0..15)</description>
  5333. <bitOffset>15</bitOffset>
  5334. <bitWidth>1</bitWidth>
  5335. </field>
  5336. <field>
  5337. <name>OT14</name>
  5338. <description>Port x configuration bits (y =
  5339. 0..15)</description>
  5340. <bitOffset>14</bitOffset>
  5341. <bitWidth>1</bitWidth>
  5342. </field>
  5343. <field>
  5344. <name>OT13</name>
  5345. <description>Port x configuration bits (y =
  5346. 0..15)</description>
  5347. <bitOffset>13</bitOffset>
  5348. <bitWidth>1</bitWidth>
  5349. </field>
  5350. <field>
  5351. <name>OT12</name>
  5352. <description>Port x configuration bits (y =
  5353. 0..15)</description>
  5354. <bitOffset>12</bitOffset>
  5355. <bitWidth>1</bitWidth>
  5356. </field>
  5357. <field>
  5358. <name>OT11</name>
  5359. <description>Port x configuration bits (y =
  5360. 0..15)</description>
  5361. <bitOffset>11</bitOffset>
  5362. <bitWidth>1</bitWidth>
  5363. </field>
  5364. <field>
  5365. <name>OT10</name>
  5366. <description>Port x configuration bits (y =
  5367. 0..15)</description>
  5368. <bitOffset>10</bitOffset>
  5369. <bitWidth>1</bitWidth>
  5370. </field>
  5371. <field>
  5372. <name>OT9</name>
  5373. <description>Port x configuration bits (y =
  5374. 0..15)</description>
  5375. <bitOffset>9</bitOffset>
  5376. <bitWidth>1</bitWidth>
  5377. </field>
  5378. <field>
  5379. <name>OT8</name>
  5380. <description>Port x configuration bits (y =
  5381. 0..15)</description>
  5382. <bitOffset>8</bitOffset>
  5383. <bitWidth>1</bitWidth>
  5384. </field>
  5385. <field>
  5386. <name>OT7</name>
  5387. <description>Port x configuration bits (y =
  5388. 0..15)</description>
  5389. <bitOffset>7</bitOffset>
  5390. <bitWidth>1</bitWidth>
  5391. </field>
  5392. <field>
  5393. <name>OT6</name>
  5394. <description>Port x configuration bits (y =
  5395. 0..15)</description>
  5396. <bitOffset>6</bitOffset>
  5397. <bitWidth>1</bitWidth>
  5398. </field>
  5399. <field>
  5400. <name>OT5</name>
  5401. <description>Port x configuration bits (y =
  5402. 0..15)</description>
  5403. <bitOffset>5</bitOffset>
  5404. <bitWidth>1</bitWidth>
  5405. </field>
  5406. <field>
  5407. <name>OT4</name>
  5408. <description>Port x configuration bits (y =
  5409. 0..15)</description>
  5410. <bitOffset>4</bitOffset>
  5411. <bitWidth>1</bitWidth>
  5412. </field>
  5413. <field>
  5414. <name>OT3</name>
  5415. <description>Port x configuration bits (y =
  5416. 0..15)</description>
  5417. <bitOffset>3</bitOffset>
  5418. <bitWidth>1</bitWidth>
  5419. </field>
  5420. <field>
  5421. <name>OT2</name>
  5422. <description>Port x configuration bits (y =
  5423. 0..15)</description>
  5424. <bitOffset>2</bitOffset>
  5425. <bitWidth>1</bitWidth>
  5426. </field>
  5427. <field>
  5428. <name>OT1</name>
  5429. <description>Port x configuration bits (y =
  5430. 0..15)</description>
  5431. <bitOffset>1</bitOffset>
  5432. <bitWidth>1</bitWidth>
  5433. </field>
  5434. <field>
  5435. <name>OT0</name>
  5436. <description>Port x configuration bits (y =
  5437. 0..15)</description>
  5438. <bitOffset>0</bitOffset>
  5439. <bitWidth>1</bitWidth>
  5440. </field>
  5441. </fields>
  5442. </register>
  5443. <register>
  5444. <name>OSPEEDR</name>
  5445. <displayName>OSPEEDR</displayName>
  5446. <description>GPIO port output speed
  5447. register</description>
  5448. <addressOffset>0x8</addressOffset>
  5449. <size>0x20</size>
  5450. <access>read-write</access>
  5451. <resetValue>0x0C000000</resetValue>
  5452. <fields>
  5453. <field>
  5454. <name>OSPEEDR15</name>
  5455. <description>Port x configuration bits (y =
  5456. 0..15)</description>
  5457. <bitOffset>30</bitOffset>
  5458. <bitWidth>2</bitWidth>
  5459. </field>
  5460. <field>
  5461. <name>OSPEEDR14</name>
  5462. <description>Port x configuration bits (y =
  5463. 0..15)</description>
  5464. <bitOffset>28</bitOffset>
  5465. <bitWidth>2</bitWidth>
  5466. </field>
  5467. <field>
  5468. <name>OSPEEDR13</name>
  5469. <description>Port x configuration bits (y =
  5470. 0..15)</description>
  5471. <bitOffset>26</bitOffset>
  5472. <bitWidth>2</bitWidth>
  5473. </field>
  5474. <field>
  5475. <name>OSPEEDR12</name>
  5476. <description>Port x configuration bits (y =
  5477. 0..15)</description>
  5478. <bitOffset>24</bitOffset>
  5479. <bitWidth>2</bitWidth>
  5480. </field>
  5481. <field>
  5482. <name>OSPEEDR11</name>
  5483. <description>Port x configuration bits (y =
  5484. 0..15)</description>
  5485. <bitOffset>22</bitOffset>
  5486. <bitWidth>2</bitWidth>
  5487. </field>
  5488. <field>
  5489. <name>OSPEEDR10</name>
  5490. <description>Port x configuration bits (y =
  5491. 0..15)</description>
  5492. <bitOffset>20</bitOffset>
  5493. <bitWidth>2</bitWidth>
  5494. </field>
  5495. <field>
  5496. <name>OSPEEDR9</name>
  5497. <description>Port x configuration bits (y =
  5498. 0..15)</description>
  5499. <bitOffset>18</bitOffset>
  5500. <bitWidth>2</bitWidth>
  5501. </field>
  5502. <field>
  5503. <name>OSPEEDR8</name>
  5504. <description>Port x configuration bits (y =
  5505. 0..15)</description>
  5506. <bitOffset>16</bitOffset>
  5507. <bitWidth>2</bitWidth>
  5508. </field>
  5509. <field>
  5510. <name>OSPEEDR7</name>
  5511. <description>Port x configuration bits (y =
  5512. 0..15)</description>
  5513. <bitOffset>14</bitOffset>
  5514. <bitWidth>2</bitWidth>
  5515. </field>
  5516. <field>
  5517. <name>OSPEEDR6</name>
  5518. <description>Port x configuration bits (y =
  5519. 0..15)</description>
  5520. <bitOffset>12</bitOffset>
  5521. <bitWidth>2</bitWidth>
  5522. </field>
  5523. <field>
  5524. <name>OSPEEDR5</name>
  5525. <description>Port x configuration bits (y =
  5526. 0..15)</description>
  5527. <bitOffset>10</bitOffset>
  5528. <bitWidth>2</bitWidth>
  5529. </field>
  5530. <field>
  5531. <name>OSPEEDR4</name>
  5532. <description>Port x configuration bits (y =
  5533. 0..15)</description>
  5534. <bitOffset>8</bitOffset>
  5535. <bitWidth>2</bitWidth>
  5536. </field>
  5537. <field>
  5538. <name>OSPEEDR3</name>
  5539. <description>Port x configuration bits (y =
  5540. 0..15)</description>
  5541. <bitOffset>6</bitOffset>
  5542. <bitWidth>2</bitWidth>
  5543. </field>
  5544. <field>
  5545. <name>OSPEEDR2</name>
  5546. <description>Port x configuration bits (y =
  5547. 0..15)</description>
  5548. <bitOffset>4</bitOffset>
  5549. <bitWidth>2</bitWidth>
  5550. </field>
  5551. <field>
  5552. <name>OSPEEDR1</name>
  5553. <description>Port x configuration bits (y =
  5554. 0..15)</description>
  5555. <bitOffset>2</bitOffset>
  5556. <bitWidth>2</bitWidth>
  5557. </field>
  5558. <field>
  5559. <name>OSPEEDR0</name>
  5560. <description>Port x configuration bits (y =
  5561. 0..15)</description>
  5562. <bitOffset>0</bitOffset>
  5563. <bitWidth>2</bitWidth>
  5564. </field>
  5565. </fields>
  5566. </register>
  5567. <register>
  5568. <name>PUPDR</name>
  5569. <displayName>PUPDR</displayName>
  5570. <description>GPIO port pull-up/pull-down
  5571. register</description>
  5572. <addressOffset>0xC</addressOffset>
  5573. <size>0x20</size>
  5574. <access>read-write</access>
  5575. <resetValue>0x24000000</resetValue>
  5576. <fields>
  5577. <field>
  5578. <name>PUPDR15</name>
  5579. <description>Port x configuration bits (y =
  5580. 0..15)</description>
  5581. <bitOffset>30</bitOffset>
  5582. <bitWidth>2</bitWidth>
  5583. </field>
  5584. <field>
  5585. <name>PUPDR14</name>
  5586. <description>Port x configuration bits (y =
  5587. 0..15)</description>
  5588. <bitOffset>28</bitOffset>
  5589. <bitWidth>2</bitWidth>
  5590. </field>
  5591. <field>
  5592. <name>PUPDR13</name>
  5593. <description>Port x configuration bits (y =
  5594. 0..15)</description>
  5595. <bitOffset>26</bitOffset>
  5596. <bitWidth>2</bitWidth>
  5597. </field>
  5598. <field>
  5599. <name>PUPDR12</name>
  5600. <description>Port x configuration bits (y =
  5601. 0..15)</description>
  5602. <bitOffset>24</bitOffset>
  5603. <bitWidth>2</bitWidth>
  5604. </field>
  5605. <field>
  5606. <name>PUPDR11</name>
  5607. <description>Port x configuration bits (y =
  5608. 0..15)</description>
  5609. <bitOffset>22</bitOffset>
  5610. <bitWidth>2</bitWidth>
  5611. </field>
  5612. <field>
  5613. <name>PUPDR10</name>
  5614. <description>Port x configuration bits (y =
  5615. 0..15)</description>
  5616. <bitOffset>20</bitOffset>
  5617. <bitWidth>2</bitWidth>
  5618. </field>
  5619. <field>
  5620. <name>PUPDR9</name>
  5621. <description>Port x configuration bits (y =
  5622. 0..15)</description>
  5623. <bitOffset>18</bitOffset>
  5624. <bitWidth>2</bitWidth>
  5625. </field>
  5626. <field>
  5627. <name>PUPDR8</name>
  5628. <description>Port x configuration bits (y =
  5629. 0..15)</description>
  5630. <bitOffset>16</bitOffset>
  5631. <bitWidth>2</bitWidth>
  5632. </field>
  5633. <field>
  5634. <name>PUPDR7</name>
  5635. <description>Port x configuration bits (y =
  5636. 0..15)</description>
  5637. <bitOffset>14</bitOffset>
  5638. <bitWidth>2</bitWidth>
  5639. </field>
  5640. <field>
  5641. <name>PUPDR6</name>
  5642. <description>Port x configuration bits (y =
  5643. 0..15)</description>
  5644. <bitOffset>12</bitOffset>
  5645. <bitWidth>2</bitWidth>
  5646. </field>
  5647. <field>
  5648. <name>PUPDR5</name>
  5649. <description>Port x configuration bits (y =
  5650. 0..15)</description>
  5651. <bitOffset>10</bitOffset>
  5652. <bitWidth>2</bitWidth>
  5653. </field>
  5654. <field>
  5655. <name>PUPDR4</name>
  5656. <description>Port x configuration bits (y =
  5657. 0..15)</description>
  5658. <bitOffset>8</bitOffset>
  5659. <bitWidth>2</bitWidth>
  5660. </field>
  5661. <field>
  5662. <name>PUPDR3</name>
  5663. <description>Port x configuration bits (y =
  5664. 0..15)</description>
  5665. <bitOffset>6</bitOffset>
  5666. <bitWidth>2</bitWidth>
  5667. </field>
  5668. <field>
  5669. <name>PUPDR2</name>
  5670. <description>Port x configuration bits (y =
  5671. 0..15)</description>
  5672. <bitOffset>4</bitOffset>
  5673. <bitWidth>2</bitWidth>
  5674. </field>
  5675. <field>
  5676. <name>PUPDR1</name>
  5677. <description>Port x configuration bits (y =
  5678. 0..15)</description>
  5679. <bitOffset>2</bitOffset>
  5680. <bitWidth>2</bitWidth>
  5681. </field>
  5682. <field>
  5683. <name>PUPDR0</name>
  5684. <description>Port x configuration bits (y =
  5685. 0..15)</description>
  5686. <bitOffset>0</bitOffset>
  5687. <bitWidth>2</bitWidth>
  5688. </field>
  5689. </fields>
  5690. </register>
  5691. <register>
  5692. <name>IDR</name>
  5693. <displayName>IDR</displayName>
  5694. <description>GPIO port input data register</description>
  5695. <addressOffset>0x10</addressOffset>
  5696. <size>0x20</size>
  5697. <access>read-only</access>
  5698. <resetValue>0x00000000</resetValue>
  5699. <fields>
  5700. <field>
  5701. <name>IDR15</name>
  5702. <description>Port input data (y =
  5703. 0..15)</description>
  5704. <bitOffset>15</bitOffset>
  5705. <bitWidth>1</bitWidth>
  5706. </field>
  5707. <field>
  5708. <name>IDR14</name>
  5709. <description>Port input data (y =
  5710. 0..15)</description>
  5711. <bitOffset>14</bitOffset>
  5712. <bitWidth>1</bitWidth>
  5713. </field>
  5714. <field>
  5715. <name>IDR13</name>
  5716. <description>Port input data (y =
  5717. 0..15)</description>
  5718. <bitOffset>13</bitOffset>
  5719. <bitWidth>1</bitWidth>
  5720. </field>
  5721. <field>
  5722. <name>IDR12</name>
  5723. <description>Port input data (y =
  5724. 0..15)</description>
  5725. <bitOffset>12</bitOffset>
  5726. <bitWidth>1</bitWidth>
  5727. </field>
  5728. <field>
  5729. <name>IDR11</name>
  5730. <description>Port input data (y =
  5731. 0..15)</description>
  5732. <bitOffset>11</bitOffset>
  5733. <bitWidth>1</bitWidth>
  5734. </field>
  5735. <field>
  5736. <name>IDR10</name>
  5737. <description>Port input data (y =
  5738. 0..15)</description>
  5739. <bitOffset>10</bitOffset>
  5740. <bitWidth>1</bitWidth>
  5741. </field>
  5742. <field>
  5743. <name>IDR9</name>
  5744. <description>Port input data (y =
  5745. 0..15)</description>
  5746. <bitOffset>9</bitOffset>
  5747. <bitWidth>1</bitWidth>
  5748. </field>
  5749. <field>
  5750. <name>IDR8</name>
  5751. <description>Port input data (y =
  5752. 0..15)</description>
  5753. <bitOffset>8</bitOffset>
  5754. <bitWidth>1</bitWidth>
  5755. </field>
  5756. <field>
  5757. <name>IDR7</name>
  5758. <description>Port input data (y =
  5759. 0..15)</description>
  5760. <bitOffset>7</bitOffset>
  5761. <bitWidth>1</bitWidth>
  5762. </field>
  5763. <field>
  5764. <name>IDR6</name>
  5765. <description>Port input data (y =
  5766. 0..15)</description>
  5767. <bitOffset>6</bitOffset>
  5768. <bitWidth>1</bitWidth>
  5769. </field>
  5770. <field>
  5771. <name>IDR5</name>
  5772. <description>Port input data (y =
  5773. 0..15)</description>
  5774. <bitOffset>5</bitOffset>
  5775. <bitWidth>1</bitWidth>
  5776. </field>
  5777. <field>
  5778. <name>IDR4</name>
  5779. <description>Port input data (y =
  5780. 0..15)</description>
  5781. <bitOffset>4</bitOffset>
  5782. <bitWidth>1</bitWidth>
  5783. </field>
  5784. <field>
  5785. <name>IDR3</name>
  5786. <description>Port input data (y =
  5787. 0..15)</description>
  5788. <bitOffset>3</bitOffset>
  5789. <bitWidth>1</bitWidth>
  5790. </field>
  5791. <field>
  5792. <name>IDR2</name>
  5793. <description>Port input data (y =
  5794. 0..15)</description>
  5795. <bitOffset>2</bitOffset>
  5796. <bitWidth>1</bitWidth>
  5797. </field>
  5798. <field>
  5799. <name>IDR1</name>
  5800. <description>Port input data (y =
  5801. 0..15)</description>
  5802. <bitOffset>1</bitOffset>
  5803. <bitWidth>1</bitWidth>
  5804. </field>
  5805. <field>
  5806. <name>IDR0</name>
  5807. <description>Port input data (y =
  5808. 0..15)</description>
  5809. <bitOffset>0</bitOffset>
  5810. <bitWidth>1</bitWidth>
  5811. </field>
  5812. </fields>
  5813. </register>
  5814. <register>
  5815. <name>ODR</name>
  5816. <displayName>ODR</displayName>
  5817. <description>GPIO port output data register</description>
  5818. <addressOffset>0x14</addressOffset>
  5819. <size>0x20</size>
  5820. <access>read-write</access>
  5821. <resetValue>0x00000000</resetValue>
  5822. <fields>
  5823. <field>
  5824. <name>ODR15</name>
  5825. <description>Port output data (y =
  5826. 0..15)</description>
  5827. <bitOffset>15</bitOffset>
  5828. <bitWidth>1</bitWidth>
  5829. </field>
  5830. <field>
  5831. <name>ODR14</name>
  5832. <description>Port output data (y =
  5833. 0..15)</description>
  5834. <bitOffset>14</bitOffset>
  5835. <bitWidth>1</bitWidth>
  5836. </field>
  5837. <field>
  5838. <name>ODR13</name>
  5839. <description>Port output data (y =
  5840. 0..15)</description>
  5841. <bitOffset>13</bitOffset>
  5842. <bitWidth>1</bitWidth>
  5843. </field>
  5844. <field>
  5845. <name>ODR12</name>
  5846. <description>Port output data (y =
  5847. 0..15)</description>
  5848. <bitOffset>12</bitOffset>
  5849. <bitWidth>1</bitWidth>
  5850. </field>
  5851. <field>
  5852. <name>ODR11</name>
  5853. <description>Port output data (y =
  5854. 0..15)</description>
  5855. <bitOffset>11</bitOffset>
  5856. <bitWidth>1</bitWidth>
  5857. </field>
  5858. <field>
  5859. <name>ODR10</name>
  5860. <description>Port output data (y =
  5861. 0..15)</description>
  5862. <bitOffset>10</bitOffset>
  5863. <bitWidth>1</bitWidth>
  5864. </field>
  5865. <field>
  5866. <name>ODR9</name>
  5867. <description>Port output data (y =
  5868. 0..15)</description>
  5869. <bitOffset>9</bitOffset>
  5870. <bitWidth>1</bitWidth>
  5871. </field>
  5872. <field>
  5873. <name>ODR8</name>
  5874. <description>Port output data (y =
  5875. 0..15)</description>
  5876. <bitOffset>8</bitOffset>
  5877. <bitWidth>1</bitWidth>
  5878. </field>
  5879. <field>
  5880. <name>ODR7</name>
  5881. <description>Port output data (y =
  5882. 0..15)</description>
  5883. <bitOffset>7</bitOffset>
  5884. <bitWidth>1</bitWidth>
  5885. </field>
  5886. <field>
  5887. <name>ODR6</name>
  5888. <description>Port output data (y =
  5889. 0..15)</description>
  5890. <bitOffset>6</bitOffset>
  5891. <bitWidth>1</bitWidth>
  5892. </field>
  5893. <field>
  5894. <name>ODR5</name>
  5895. <description>Port output data (y =
  5896. 0..15)</description>
  5897. <bitOffset>5</bitOffset>
  5898. <bitWidth>1</bitWidth>
  5899. </field>
  5900. <field>
  5901. <name>ODR4</name>
  5902. <description>Port output data (y =
  5903. 0..15)</description>
  5904. <bitOffset>4</bitOffset>
  5905. <bitWidth>1</bitWidth>
  5906. </field>
  5907. <field>
  5908. <name>ODR3</name>
  5909. <description>Port output data (y =
  5910. 0..15)</description>
  5911. <bitOffset>3</bitOffset>
  5912. <bitWidth>1</bitWidth>
  5913. </field>
  5914. <field>
  5915. <name>ODR2</name>
  5916. <description>Port output data (y =
  5917. 0..15)</description>
  5918. <bitOffset>2</bitOffset>
  5919. <bitWidth>1</bitWidth>
  5920. </field>
  5921. <field>
  5922. <name>ODR1</name>
  5923. <description>Port output data (y =
  5924. 0..15)</description>
  5925. <bitOffset>1</bitOffset>
  5926. <bitWidth>1</bitWidth>
  5927. </field>
  5928. <field>
  5929. <name>ODR0</name>
  5930. <description>Port output data (y =
  5931. 0..15)</description>
  5932. <bitOffset>0</bitOffset>
  5933. <bitWidth>1</bitWidth>
  5934. </field>
  5935. </fields>
  5936. </register>
  5937. <register>
  5938. <name>BSRR</name>
  5939. <displayName>BSRR</displayName>
  5940. <description>GPIO port bit set/reset
  5941. register</description>
  5942. <addressOffset>0x18</addressOffset>
  5943. <size>0x20</size>
  5944. <access>write-only</access>
  5945. <resetValue>0x00000000</resetValue>
  5946. <fields>
  5947. <field>
  5948. <name>BR15</name>
  5949. <description>Port x reset bit y (y =
  5950. 0..15)</description>
  5951. <bitOffset>31</bitOffset>
  5952. <bitWidth>1</bitWidth>
  5953. </field>
  5954. <field>
  5955. <name>BR14</name>
  5956. <description>Port x reset bit y (y =
  5957. 0..15)</description>
  5958. <bitOffset>30</bitOffset>
  5959. <bitWidth>1</bitWidth>
  5960. </field>
  5961. <field>
  5962. <name>BR13</name>
  5963. <description>Port x reset bit y (y =
  5964. 0..15)</description>
  5965. <bitOffset>29</bitOffset>
  5966. <bitWidth>1</bitWidth>
  5967. </field>
  5968. <field>
  5969. <name>BR12</name>
  5970. <description>Port x reset bit y (y =
  5971. 0..15)</description>
  5972. <bitOffset>28</bitOffset>
  5973. <bitWidth>1</bitWidth>
  5974. </field>
  5975. <field>
  5976. <name>BR11</name>
  5977. <description>Port x reset bit y (y =
  5978. 0..15)</description>
  5979. <bitOffset>27</bitOffset>
  5980. <bitWidth>1</bitWidth>
  5981. </field>
  5982. <field>
  5983. <name>BR10</name>
  5984. <description>Port x reset bit y (y =
  5985. 0..15)</description>
  5986. <bitOffset>26</bitOffset>
  5987. <bitWidth>1</bitWidth>
  5988. </field>
  5989. <field>
  5990. <name>BR9</name>
  5991. <description>Port x reset bit y (y =
  5992. 0..15)</description>
  5993. <bitOffset>25</bitOffset>
  5994. <bitWidth>1</bitWidth>
  5995. </field>
  5996. <field>
  5997. <name>BR8</name>
  5998. <description>Port x reset bit y (y =
  5999. 0..15)</description>
  6000. <bitOffset>24</bitOffset>
  6001. <bitWidth>1</bitWidth>
  6002. </field>
  6003. <field>
  6004. <name>BR7</name>
  6005. <description>Port x reset bit y (y =
  6006. 0..15)</description>
  6007. <bitOffset>23</bitOffset>
  6008. <bitWidth>1</bitWidth>
  6009. </field>
  6010. <field>
  6011. <name>BR6</name>
  6012. <description>Port x reset bit y (y =
  6013. 0..15)</description>
  6014. <bitOffset>22</bitOffset>
  6015. <bitWidth>1</bitWidth>
  6016. </field>
  6017. <field>
  6018. <name>BR5</name>
  6019. <description>Port x reset bit y (y =
  6020. 0..15)</description>
  6021. <bitOffset>21</bitOffset>
  6022. <bitWidth>1</bitWidth>
  6023. </field>
  6024. <field>
  6025. <name>BR4</name>
  6026. <description>Port x reset bit y (y =
  6027. 0..15)</description>
  6028. <bitOffset>20</bitOffset>
  6029. <bitWidth>1</bitWidth>
  6030. </field>
  6031. <field>
  6032. <name>BR3</name>
  6033. <description>Port x reset bit y (y =
  6034. 0..15)</description>
  6035. <bitOffset>19</bitOffset>
  6036. <bitWidth>1</bitWidth>
  6037. </field>
  6038. <field>
  6039. <name>BR2</name>
  6040. <description>Port x reset bit y (y =
  6041. 0..15)</description>
  6042. <bitOffset>18</bitOffset>
  6043. <bitWidth>1</bitWidth>
  6044. </field>
  6045. <field>
  6046. <name>BR1</name>
  6047. <description>Port x reset bit y (y =
  6048. 0..15)</description>
  6049. <bitOffset>17</bitOffset>
  6050. <bitWidth>1</bitWidth>
  6051. </field>
  6052. <field>
  6053. <name>BR0</name>
  6054. <description>Port x set bit y (y=
  6055. 0..15)</description>
  6056. <bitOffset>16</bitOffset>
  6057. <bitWidth>1</bitWidth>
  6058. </field>
  6059. <field>
  6060. <name>BS15</name>
  6061. <description>Port x set bit y (y=
  6062. 0..15)</description>
  6063. <bitOffset>15</bitOffset>
  6064. <bitWidth>1</bitWidth>
  6065. </field>
  6066. <field>
  6067. <name>BS14</name>
  6068. <description>Port x set bit y (y=
  6069. 0..15)</description>
  6070. <bitOffset>14</bitOffset>
  6071. <bitWidth>1</bitWidth>
  6072. </field>
  6073. <field>
  6074. <name>BS13</name>
  6075. <description>Port x set bit y (y=
  6076. 0..15)</description>
  6077. <bitOffset>13</bitOffset>
  6078. <bitWidth>1</bitWidth>
  6079. </field>
  6080. <field>
  6081. <name>BS12</name>
  6082. <description>Port x set bit y (y=
  6083. 0..15)</description>
  6084. <bitOffset>12</bitOffset>
  6085. <bitWidth>1</bitWidth>
  6086. </field>
  6087. <field>
  6088. <name>BS11</name>
  6089. <description>Port x set bit y (y=
  6090. 0..15)</description>
  6091. <bitOffset>11</bitOffset>
  6092. <bitWidth>1</bitWidth>
  6093. </field>
  6094. <field>
  6095. <name>BS10</name>
  6096. <description>Port x set bit y (y=
  6097. 0..15)</description>
  6098. <bitOffset>10</bitOffset>
  6099. <bitWidth>1</bitWidth>
  6100. </field>
  6101. <field>
  6102. <name>BS9</name>
  6103. <description>Port x set bit y (y=
  6104. 0..15)</description>
  6105. <bitOffset>9</bitOffset>
  6106. <bitWidth>1</bitWidth>
  6107. </field>
  6108. <field>
  6109. <name>BS8</name>
  6110. <description>Port x set bit y (y=
  6111. 0..15)</description>
  6112. <bitOffset>8</bitOffset>
  6113. <bitWidth>1</bitWidth>
  6114. </field>
  6115. <field>
  6116. <name>BS7</name>
  6117. <description>Port x set bit y (y=
  6118. 0..15)</description>
  6119. <bitOffset>7</bitOffset>
  6120. <bitWidth>1</bitWidth>
  6121. </field>
  6122. <field>
  6123. <name>BS6</name>
  6124. <description>Port x set bit y (y=
  6125. 0..15)</description>
  6126. <bitOffset>6</bitOffset>
  6127. <bitWidth>1</bitWidth>
  6128. </field>
  6129. <field>
  6130. <name>BS5</name>
  6131. <description>Port x set bit y (y=
  6132. 0..15)</description>
  6133. <bitOffset>5</bitOffset>
  6134. <bitWidth>1</bitWidth>
  6135. </field>
  6136. <field>
  6137. <name>BS4</name>
  6138. <description>Port x set bit y (y=
  6139. 0..15)</description>
  6140. <bitOffset>4</bitOffset>
  6141. <bitWidth>1</bitWidth>
  6142. </field>
  6143. <field>
  6144. <name>BS3</name>
  6145. <description>Port x set bit y (y=
  6146. 0..15)</description>
  6147. <bitOffset>3</bitOffset>
  6148. <bitWidth>1</bitWidth>
  6149. </field>
  6150. <field>
  6151. <name>BS2</name>
  6152. <description>Port x set bit y (y=
  6153. 0..15)</description>
  6154. <bitOffset>2</bitOffset>
  6155. <bitWidth>1</bitWidth>
  6156. </field>
  6157. <field>
  6158. <name>BS1</name>
  6159. <description>Port x set bit y (y=
  6160. 0..15)</description>
  6161. <bitOffset>1</bitOffset>
  6162. <bitWidth>1</bitWidth>
  6163. </field>
  6164. <field>
  6165. <name>BS0</name>
  6166. <description>Port x set bit y (y=
  6167. 0..15)</description>
  6168. <bitOffset>0</bitOffset>
  6169. <bitWidth>1</bitWidth>
  6170. </field>
  6171. </fields>
  6172. </register>
  6173. <register>
  6174. <name>LCKR</name>
  6175. <displayName>LCKR</displayName>
  6176. <description>GPIO port configuration lock
  6177. register</description>
  6178. <addressOffset>0x1C</addressOffset>
  6179. <size>0x20</size>
  6180. <access>read-write</access>
  6181. <resetValue>0x00000000</resetValue>
  6182. <fields>
  6183. <field>
  6184. <name>LCKK</name>
  6185. <description>Port x lock bit y (y=
  6186. 0..15)</description>
  6187. <bitOffset>16</bitOffset>
  6188. <bitWidth>1</bitWidth>
  6189. </field>
  6190. <field>
  6191. <name>LCK15</name>
  6192. <description>Port x lock bit y (y=
  6193. 0..15)</description>
  6194. <bitOffset>15</bitOffset>
  6195. <bitWidth>1</bitWidth>
  6196. </field>
  6197. <field>
  6198. <name>LCK14</name>
  6199. <description>Port x lock bit y (y=
  6200. 0..15)</description>
  6201. <bitOffset>14</bitOffset>
  6202. <bitWidth>1</bitWidth>
  6203. </field>
  6204. <field>
  6205. <name>LCK13</name>
  6206. <description>Port x lock bit y (y=
  6207. 0..15)</description>
  6208. <bitOffset>13</bitOffset>
  6209. <bitWidth>1</bitWidth>
  6210. </field>
  6211. <field>
  6212. <name>LCK12</name>
  6213. <description>Port x lock bit y (y=
  6214. 0..15)</description>
  6215. <bitOffset>12</bitOffset>
  6216. <bitWidth>1</bitWidth>
  6217. </field>
  6218. <field>
  6219. <name>LCK11</name>
  6220. <description>Port x lock bit y (y=
  6221. 0..15)</description>
  6222. <bitOffset>11</bitOffset>
  6223. <bitWidth>1</bitWidth>
  6224. </field>
  6225. <field>
  6226. <name>LCK10</name>
  6227. <description>Port x lock bit y (y=
  6228. 0..15)</description>
  6229. <bitOffset>10</bitOffset>
  6230. <bitWidth>1</bitWidth>
  6231. </field>
  6232. <field>
  6233. <name>LCK9</name>
  6234. <description>Port x lock bit y (y=
  6235. 0..15)</description>
  6236. <bitOffset>9</bitOffset>
  6237. <bitWidth>1</bitWidth>
  6238. </field>
  6239. <field>
  6240. <name>LCK8</name>
  6241. <description>Port x lock bit y (y=
  6242. 0..15)</description>
  6243. <bitOffset>8</bitOffset>
  6244. <bitWidth>1</bitWidth>
  6245. </field>
  6246. <field>
  6247. <name>LCK7</name>
  6248. <description>Port x lock bit y (y=
  6249. 0..15)</description>
  6250. <bitOffset>7</bitOffset>
  6251. <bitWidth>1</bitWidth>
  6252. </field>
  6253. <field>
  6254. <name>LCK6</name>
  6255. <description>Port x lock bit y (y=
  6256. 0..15)</description>
  6257. <bitOffset>6</bitOffset>
  6258. <bitWidth>1</bitWidth>
  6259. </field>
  6260. <field>
  6261. <name>LCK5</name>
  6262. <description>Port x lock bit y (y=
  6263. 0..15)</description>
  6264. <bitOffset>5</bitOffset>
  6265. <bitWidth>1</bitWidth>
  6266. </field>
  6267. <field>
  6268. <name>LCK4</name>
  6269. <description>Port x lock bit y (y=
  6270. 0..15)</description>
  6271. <bitOffset>4</bitOffset>
  6272. <bitWidth>1</bitWidth>
  6273. </field>
  6274. <field>
  6275. <name>LCK3</name>
  6276. <description>Port x lock bit y (y=
  6277. 0..15)</description>
  6278. <bitOffset>3</bitOffset>
  6279. <bitWidth>1</bitWidth>
  6280. </field>
  6281. <field>
  6282. <name>LCK2</name>
  6283. <description>Port x lock bit y (y=
  6284. 0..15)</description>
  6285. <bitOffset>2</bitOffset>
  6286. <bitWidth>1</bitWidth>
  6287. </field>
  6288. <field>
  6289. <name>LCK1</name>
  6290. <description>Port x lock bit y (y=
  6291. 0..15)</description>
  6292. <bitOffset>1</bitOffset>
  6293. <bitWidth>1</bitWidth>
  6294. </field>
  6295. <field>
  6296. <name>LCK0</name>
  6297. <description>Port x lock bit y (y=
  6298. 0..15)</description>
  6299. <bitOffset>0</bitOffset>
  6300. <bitWidth>1</bitWidth>
  6301. </field>
  6302. </fields>
  6303. </register>
  6304. <register>
  6305. <name>AFRL</name>
  6306. <displayName>AFRL</displayName>
  6307. <description>GPIO alternate function low
  6308. register</description>
  6309. <addressOffset>0x20</addressOffset>
  6310. <size>0x20</size>
  6311. <access>read-write</access>
  6312. <resetValue>0x00000000</resetValue>
  6313. <fields>
  6314. <field>
  6315. <name>AFSEL7</name>
  6316. <description>Alternate function selection for port x
  6317. bit y (y = 0..7)</description>
  6318. <bitOffset>28</bitOffset>
  6319. <bitWidth>4</bitWidth>
  6320. </field>
  6321. <field>
  6322. <name>AFSEL6</name>
  6323. <description>Alternate function selection for port x
  6324. bit y (y = 0..7)</description>
  6325. <bitOffset>24</bitOffset>
  6326. <bitWidth>4</bitWidth>
  6327. </field>
  6328. <field>
  6329. <name>AFSEL5</name>
  6330. <description>Alternate function selection for port x
  6331. bit y (y = 0..7)</description>
  6332. <bitOffset>20</bitOffset>
  6333. <bitWidth>4</bitWidth>
  6334. </field>
  6335. <field>
  6336. <name>AFSEL4</name>
  6337. <description>Alternate function selection for port x
  6338. bit y (y = 0..7)</description>
  6339. <bitOffset>16</bitOffset>
  6340. <bitWidth>4</bitWidth>
  6341. </field>
  6342. <field>
  6343. <name>AFSEL3</name>
  6344. <description>Alternate function selection for port x
  6345. bit y (y = 0..7)</description>
  6346. <bitOffset>12</bitOffset>
  6347. <bitWidth>4</bitWidth>
  6348. </field>
  6349. <field>
  6350. <name>AFSEL2</name>
  6351. <description>Alternate function selection for port x
  6352. bit y (y = 0..7)</description>
  6353. <bitOffset>8</bitOffset>
  6354. <bitWidth>4</bitWidth>
  6355. </field>
  6356. <field>
  6357. <name>AFSEL1</name>
  6358. <description>Alternate function selection for port x
  6359. bit y (y = 0..7)</description>
  6360. <bitOffset>4</bitOffset>
  6361. <bitWidth>4</bitWidth>
  6362. </field>
  6363. <field>
  6364. <name>AFSEL0</name>
  6365. <description>Alternate function selection for port x
  6366. bit y (y = 0..7)</description>
  6367. <bitOffset>0</bitOffset>
  6368. <bitWidth>4</bitWidth>
  6369. </field>
  6370. </fields>
  6371. </register>
  6372. <register>
  6373. <name>AFRH</name>
  6374. <displayName>AFRH</displayName>
  6375. <description>GPIO alternate function high
  6376. register</description>
  6377. <addressOffset>0x24</addressOffset>
  6378. <size>0x20</size>
  6379. <access>read-write</access>
  6380. <resetValue>0x00000000</resetValue>
  6381. <fields>
  6382. <field>
  6383. <name>AFSEL15</name>
  6384. <description>Alternate function selection for port x
  6385. bit y (y = 8..15)</description>
  6386. <bitOffset>28</bitOffset>
  6387. <bitWidth>4</bitWidth>
  6388. </field>
  6389. <field>
  6390. <name>AFSEL14</name>
  6391. <description>Alternate function selection for port x
  6392. bit y (y = 8..15)</description>
  6393. <bitOffset>24</bitOffset>
  6394. <bitWidth>4</bitWidth>
  6395. </field>
  6396. <field>
  6397. <name>AFSEL13</name>
  6398. <description>Alternate function selection for port x
  6399. bit y (y = 8..15)</description>
  6400. <bitOffset>20</bitOffset>
  6401. <bitWidth>4</bitWidth>
  6402. </field>
  6403. <field>
  6404. <name>AFSEL12</name>
  6405. <description>Alternate function selection for port x
  6406. bit y (y = 8..15)</description>
  6407. <bitOffset>16</bitOffset>
  6408. <bitWidth>4</bitWidth>
  6409. </field>
  6410. <field>
  6411. <name>AFSEL11</name>
  6412. <description>Alternate function selection for port x
  6413. bit y (y = 8..15)</description>
  6414. <bitOffset>12</bitOffset>
  6415. <bitWidth>4</bitWidth>
  6416. </field>
  6417. <field>
  6418. <name>AFSEL10</name>
  6419. <description>Alternate function selection for port x
  6420. bit y (y = 8..15)</description>
  6421. <bitOffset>8</bitOffset>
  6422. <bitWidth>4</bitWidth>
  6423. </field>
  6424. <field>
  6425. <name>AFSEL9</name>
  6426. <description>Alternate function selection for port x
  6427. bit y (y = 8..15)</description>
  6428. <bitOffset>4</bitOffset>
  6429. <bitWidth>4</bitWidth>
  6430. </field>
  6431. <field>
  6432. <name>AFSEL8</name>
  6433. <description>Alternate function selection for port x
  6434. bit y (y = 8..15)</description>
  6435. <bitOffset>0</bitOffset>
  6436. <bitWidth>4</bitWidth>
  6437. </field>
  6438. </fields>
  6439. </register>
  6440. <register>
  6441. <name>BRR</name>
  6442. <displayName>BRR</displayName>
  6443. <description>port bit reset register</description>
  6444. <addressOffset>0x28</addressOffset>
  6445. <size>0x20</size>
  6446. <access>write-only</access>
  6447. <resetValue>0x00000000</resetValue>
  6448. <fields>
  6449. <field>
  6450. <name>BR0</name>
  6451. <description>Port Reset bit</description>
  6452. <bitOffset>0</bitOffset>
  6453. <bitWidth>1</bitWidth>
  6454. </field>
  6455. <field>
  6456. <name>BR1</name>
  6457. <description>Port Reset bit</description>
  6458. <bitOffset>1</bitOffset>
  6459. <bitWidth>1</bitWidth>
  6460. </field>
  6461. <field>
  6462. <name>BR2</name>
  6463. <description>Port Reset bit</description>
  6464. <bitOffset>2</bitOffset>
  6465. <bitWidth>1</bitWidth>
  6466. </field>
  6467. <field>
  6468. <name>BR3</name>
  6469. <description>Port Reset bit</description>
  6470. <bitOffset>3</bitOffset>
  6471. <bitWidth>1</bitWidth>
  6472. </field>
  6473. <field>
  6474. <name>BR4</name>
  6475. <description>Port Reset bit</description>
  6476. <bitOffset>4</bitOffset>
  6477. <bitWidth>1</bitWidth>
  6478. </field>
  6479. <field>
  6480. <name>BR5</name>
  6481. <description>Port Reset bit</description>
  6482. <bitOffset>5</bitOffset>
  6483. <bitWidth>1</bitWidth>
  6484. </field>
  6485. <field>
  6486. <name>BR6</name>
  6487. <description>Port Reset bit</description>
  6488. <bitOffset>6</bitOffset>
  6489. <bitWidth>1</bitWidth>
  6490. </field>
  6491. <field>
  6492. <name>BR7</name>
  6493. <description>Port Reset bit</description>
  6494. <bitOffset>7</bitOffset>
  6495. <bitWidth>1</bitWidth>
  6496. </field>
  6497. <field>
  6498. <name>BR8</name>
  6499. <description>Port Reset bit</description>
  6500. <bitOffset>8</bitOffset>
  6501. <bitWidth>1</bitWidth>
  6502. </field>
  6503. <field>
  6504. <name>BR9</name>
  6505. <description>Port Reset bit</description>
  6506. <bitOffset>9</bitOffset>
  6507. <bitWidth>1</bitWidth>
  6508. </field>
  6509. <field>
  6510. <name>BR10</name>
  6511. <description>Port Reset bit</description>
  6512. <bitOffset>10</bitOffset>
  6513. <bitWidth>1</bitWidth>
  6514. </field>
  6515. <field>
  6516. <name>BR11</name>
  6517. <description>Port Reset bit</description>
  6518. <bitOffset>11</bitOffset>
  6519. <bitWidth>1</bitWidth>
  6520. </field>
  6521. <field>
  6522. <name>BR12</name>
  6523. <description>Port Reset bit</description>
  6524. <bitOffset>12</bitOffset>
  6525. <bitWidth>1</bitWidth>
  6526. </field>
  6527. <field>
  6528. <name>BR13</name>
  6529. <description>Port Reset bit</description>
  6530. <bitOffset>13</bitOffset>
  6531. <bitWidth>1</bitWidth>
  6532. </field>
  6533. <field>
  6534. <name>BR14</name>
  6535. <description>Port Reset bit</description>
  6536. <bitOffset>14</bitOffset>
  6537. <bitWidth>1</bitWidth>
  6538. </field>
  6539. <field>
  6540. <name>BR15</name>
  6541. <description>Port Reset bit</description>
  6542. <bitOffset>15</bitOffset>
  6543. <bitWidth>1</bitWidth>
  6544. </field>
  6545. </fields>
  6546. </register>
  6547. </registers>
  6548. </peripheral>
  6549. <peripheral>
  6550. <name>GPIOB</name>
  6551. <description>General-purpose I/Os</description>
  6552. <groupName>GPIO</groupName>
  6553. <baseAddress>0x50000400</baseAddress>
  6554. <addressBlock>
  6555. <offset>0x0</offset>
  6556. <size>0x400</size>
  6557. <usage>registers</usage>
  6558. </addressBlock>
  6559. <registers>
  6560. <register>
  6561. <name>MODER</name>
  6562. <displayName>MODER</displayName>
  6563. <description>GPIO port mode register</description>
  6564. <addressOffset>0x0</addressOffset>
  6565. <size>0x20</size>
  6566. <access>read-write</access>
  6567. <resetValue>0xFFFFFFFF</resetValue>
  6568. <fields>
  6569. <field>
  6570. <name>MODER15</name>
  6571. <description>Port x configuration bits (y =
  6572. 0..15)</description>
  6573. <bitOffset>30</bitOffset>
  6574. <bitWidth>2</bitWidth>
  6575. </field>
  6576. <field>
  6577. <name>MODER14</name>
  6578. <description>Port x configuration bits (y =
  6579. 0..15)</description>
  6580. <bitOffset>28</bitOffset>
  6581. <bitWidth>2</bitWidth>
  6582. </field>
  6583. <field>
  6584. <name>MODER13</name>
  6585. <description>Port x configuration bits (y =
  6586. 0..15)</description>
  6587. <bitOffset>26</bitOffset>
  6588. <bitWidth>2</bitWidth>
  6589. </field>
  6590. <field>
  6591. <name>MODER12</name>
  6592. <description>Port x configuration bits (y =
  6593. 0..15)</description>
  6594. <bitOffset>24</bitOffset>
  6595. <bitWidth>2</bitWidth>
  6596. </field>
  6597. <field>
  6598. <name>MODER11</name>
  6599. <description>Port x configuration bits (y =
  6600. 0..15)</description>
  6601. <bitOffset>22</bitOffset>
  6602. <bitWidth>2</bitWidth>
  6603. </field>
  6604. <field>
  6605. <name>MODER10</name>
  6606. <description>Port x configuration bits (y =
  6607. 0..15)</description>
  6608. <bitOffset>20</bitOffset>
  6609. <bitWidth>2</bitWidth>
  6610. </field>
  6611. <field>
  6612. <name>MODER9</name>
  6613. <description>Port x configuration bits (y =
  6614. 0..15)</description>
  6615. <bitOffset>18</bitOffset>
  6616. <bitWidth>2</bitWidth>
  6617. </field>
  6618. <field>
  6619. <name>MODER8</name>
  6620. <description>Port x configuration bits (y =
  6621. 0..15)</description>
  6622. <bitOffset>16</bitOffset>
  6623. <bitWidth>2</bitWidth>
  6624. </field>
  6625. <field>
  6626. <name>MODER7</name>
  6627. <description>Port x configuration bits (y =
  6628. 0..15)</description>
  6629. <bitOffset>14</bitOffset>
  6630. <bitWidth>2</bitWidth>
  6631. </field>
  6632. <field>
  6633. <name>MODER6</name>
  6634. <description>Port x configuration bits (y =
  6635. 0..15)</description>
  6636. <bitOffset>12</bitOffset>
  6637. <bitWidth>2</bitWidth>
  6638. </field>
  6639. <field>
  6640. <name>MODER5</name>
  6641. <description>Port x configuration bits (y =
  6642. 0..15)</description>
  6643. <bitOffset>10</bitOffset>
  6644. <bitWidth>2</bitWidth>
  6645. </field>
  6646. <field>
  6647. <name>MODER4</name>
  6648. <description>Port x configuration bits (y =
  6649. 0..15)</description>
  6650. <bitOffset>8</bitOffset>
  6651. <bitWidth>2</bitWidth>
  6652. </field>
  6653. <field>
  6654. <name>MODER3</name>
  6655. <description>Port x configuration bits (y =
  6656. 0..15)</description>
  6657. <bitOffset>6</bitOffset>
  6658. <bitWidth>2</bitWidth>
  6659. </field>
  6660. <field>
  6661. <name>MODER2</name>
  6662. <description>Port x configuration bits (y =
  6663. 0..15)</description>
  6664. <bitOffset>4</bitOffset>
  6665. <bitWidth>2</bitWidth>
  6666. </field>
  6667. <field>
  6668. <name>MODER1</name>
  6669. <description>Port x configuration bits (y =
  6670. 0..15)</description>
  6671. <bitOffset>2</bitOffset>
  6672. <bitWidth>2</bitWidth>
  6673. </field>
  6674. <field>
  6675. <name>MODER0</name>
  6676. <description>Port x configuration bits (y =
  6677. 0..15)</description>
  6678. <bitOffset>0</bitOffset>
  6679. <bitWidth>2</bitWidth>
  6680. </field>
  6681. </fields>
  6682. </register>
  6683. <register>
  6684. <name>OTYPER</name>
  6685. <displayName>OTYPER</displayName>
  6686. <description>GPIO port output type register</description>
  6687. <addressOffset>0x4</addressOffset>
  6688. <size>0x20</size>
  6689. <access>read-write</access>
  6690. <resetValue>0x00000000</resetValue>
  6691. <fields>
  6692. <field>
  6693. <name>OT15</name>
  6694. <description>Port x configuration bits (y =
  6695. 0..15)</description>
  6696. <bitOffset>15</bitOffset>
  6697. <bitWidth>1</bitWidth>
  6698. </field>
  6699. <field>
  6700. <name>OT14</name>
  6701. <description>Port x configuration bits (y =
  6702. 0..15)</description>
  6703. <bitOffset>14</bitOffset>
  6704. <bitWidth>1</bitWidth>
  6705. </field>
  6706. <field>
  6707. <name>OT13</name>
  6708. <description>Port x configuration bits (y =
  6709. 0..15)</description>
  6710. <bitOffset>13</bitOffset>
  6711. <bitWidth>1</bitWidth>
  6712. </field>
  6713. <field>
  6714. <name>OT12</name>
  6715. <description>Port x configuration bits (y =
  6716. 0..15)</description>
  6717. <bitOffset>12</bitOffset>
  6718. <bitWidth>1</bitWidth>
  6719. </field>
  6720. <field>
  6721. <name>OT11</name>
  6722. <description>Port x configuration bits (y =
  6723. 0..15)</description>
  6724. <bitOffset>11</bitOffset>
  6725. <bitWidth>1</bitWidth>
  6726. </field>
  6727. <field>
  6728. <name>OT10</name>
  6729. <description>Port x configuration bits (y =
  6730. 0..15)</description>
  6731. <bitOffset>10</bitOffset>
  6732. <bitWidth>1</bitWidth>
  6733. </field>
  6734. <field>
  6735. <name>OT9</name>
  6736. <description>Port x configuration bits (y =
  6737. 0..15)</description>
  6738. <bitOffset>9</bitOffset>
  6739. <bitWidth>1</bitWidth>
  6740. </field>
  6741. <field>
  6742. <name>OT8</name>
  6743. <description>Port x configuration bits (y =
  6744. 0..15)</description>
  6745. <bitOffset>8</bitOffset>
  6746. <bitWidth>1</bitWidth>
  6747. </field>
  6748. <field>
  6749. <name>OT7</name>
  6750. <description>Port x configuration bits (y =
  6751. 0..15)</description>
  6752. <bitOffset>7</bitOffset>
  6753. <bitWidth>1</bitWidth>
  6754. </field>
  6755. <field>
  6756. <name>OT6</name>
  6757. <description>Port x configuration bits (y =
  6758. 0..15)</description>
  6759. <bitOffset>6</bitOffset>
  6760. <bitWidth>1</bitWidth>
  6761. </field>
  6762. <field>
  6763. <name>OT5</name>
  6764. <description>Port x configuration bits (y =
  6765. 0..15)</description>
  6766. <bitOffset>5</bitOffset>
  6767. <bitWidth>1</bitWidth>
  6768. </field>
  6769. <field>
  6770. <name>OT4</name>
  6771. <description>Port x configuration bits (y =
  6772. 0..15)</description>
  6773. <bitOffset>4</bitOffset>
  6774. <bitWidth>1</bitWidth>
  6775. </field>
  6776. <field>
  6777. <name>OT3</name>
  6778. <description>Port x configuration bits (y =
  6779. 0..15)</description>
  6780. <bitOffset>3</bitOffset>
  6781. <bitWidth>1</bitWidth>
  6782. </field>
  6783. <field>
  6784. <name>OT2</name>
  6785. <description>Port x configuration bits (y =
  6786. 0..15)</description>
  6787. <bitOffset>2</bitOffset>
  6788. <bitWidth>1</bitWidth>
  6789. </field>
  6790. <field>
  6791. <name>OT1</name>
  6792. <description>Port x configuration bits (y =
  6793. 0..15)</description>
  6794. <bitOffset>1</bitOffset>
  6795. <bitWidth>1</bitWidth>
  6796. </field>
  6797. <field>
  6798. <name>OT0</name>
  6799. <description>Port x configuration bits (y =
  6800. 0..15)</description>
  6801. <bitOffset>0</bitOffset>
  6802. <bitWidth>1</bitWidth>
  6803. </field>
  6804. </fields>
  6805. </register>
  6806. <register>
  6807. <name>OSPEEDR</name>
  6808. <displayName>OSPEEDR</displayName>
  6809. <description>GPIO port output speed
  6810. register</description>
  6811. <addressOffset>0x8</addressOffset>
  6812. <size>0x20</size>
  6813. <access>read-write</access>
  6814. <resetValue>0x00000000</resetValue>
  6815. <fields>
  6816. <field>
  6817. <name>OSPEEDR15</name>
  6818. <description>Port x configuration bits (y =
  6819. 0..15)</description>
  6820. <bitOffset>30</bitOffset>
  6821. <bitWidth>2</bitWidth>
  6822. </field>
  6823. <field>
  6824. <name>OSPEEDR14</name>
  6825. <description>Port x configuration bits (y =
  6826. 0..15)</description>
  6827. <bitOffset>28</bitOffset>
  6828. <bitWidth>2</bitWidth>
  6829. </field>
  6830. <field>
  6831. <name>OSPEEDR13</name>
  6832. <description>Port x configuration bits (y =
  6833. 0..15)</description>
  6834. <bitOffset>26</bitOffset>
  6835. <bitWidth>2</bitWidth>
  6836. </field>
  6837. <field>
  6838. <name>OSPEEDR12</name>
  6839. <description>Port x configuration bits (y =
  6840. 0..15)</description>
  6841. <bitOffset>24</bitOffset>
  6842. <bitWidth>2</bitWidth>
  6843. </field>
  6844. <field>
  6845. <name>OSPEEDR11</name>
  6846. <description>Port x configuration bits (y =
  6847. 0..15)</description>
  6848. <bitOffset>22</bitOffset>
  6849. <bitWidth>2</bitWidth>
  6850. </field>
  6851. <field>
  6852. <name>OSPEEDR10</name>
  6853. <description>Port x configuration bits (y =
  6854. 0..15)</description>
  6855. <bitOffset>20</bitOffset>
  6856. <bitWidth>2</bitWidth>
  6857. </field>
  6858. <field>
  6859. <name>OSPEEDR9</name>
  6860. <description>Port x configuration bits (y =
  6861. 0..15)</description>
  6862. <bitOffset>18</bitOffset>
  6863. <bitWidth>2</bitWidth>
  6864. </field>
  6865. <field>
  6866. <name>OSPEEDR8</name>
  6867. <description>Port x configuration bits (y =
  6868. 0..15)</description>
  6869. <bitOffset>16</bitOffset>
  6870. <bitWidth>2</bitWidth>
  6871. </field>
  6872. <field>
  6873. <name>OSPEEDR7</name>
  6874. <description>Port x configuration bits (y =
  6875. 0..15)</description>
  6876. <bitOffset>14</bitOffset>
  6877. <bitWidth>2</bitWidth>
  6878. </field>
  6879. <field>
  6880. <name>OSPEEDR6</name>
  6881. <description>Port x configuration bits (y =
  6882. 0..15)</description>
  6883. <bitOffset>12</bitOffset>
  6884. <bitWidth>2</bitWidth>
  6885. </field>
  6886. <field>
  6887. <name>OSPEEDR5</name>
  6888. <description>Port x configuration bits (y =
  6889. 0..15)</description>
  6890. <bitOffset>10</bitOffset>
  6891. <bitWidth>2</bitWidth>
  6892. </field>
  6893. <field>
  6894. <name>OSPEEDR4</name>
  6895. <description>Port x configuration bits (y =
  6896. 0..15)</description>
  6897. <bitOffset>8</bitOffset>
  6898. <bitWidth>2</bitWidth>
  6899. </field>
  6900. <field>
  6901. <name>OSPEEDR3</name>
  6902. <description>Port x configuration bits (y =
  6903. 0..15)</description>
  6904. <bitOffset>6</bitOffset>
  6905. <bitWidth>2</bitWidth>
  6906. </field>
  6907. <field>
  6908. <name>OSPEEDR2</name>
  6909. <description>Port x configuration bits (y =
  6910. 0..15)</description>
  6911. <bitOffset>4</bitOffset>
  6912. <bitWidth>2</bitWidth>
  6913. </field>
  6914. <field>
  6915. <name>OSPEEDR1</name>
  6916. <description>Port x configuration bits (y =
  6917. 0..15)</description>
  6918. <bitOffset>2</bitOffset>
  6919. <bitWidth>2</bitWidth>
  6920. </field>
  6921. <field>
  6922. <name>OSPEEDR0</name>
  6923. <description>Port x configuration bits (y =
  6924. 0..15)</description>
  6925. <bitOffset>0</bitOffset>
  6926. <bitWidth>2</bitWidth>
  6927. </field>
  6928. </fields>
  6929. </register>
  6930. <register>
  6931. <name>PUPDR</name>
  6932. <displayName>PUPDR</displayName>
  6933. <description>GPIO port pull-up/pull-down
  6934. register</description>
  6935. <addressOffset>0xC</addressOffset>
  6936. <size>0x20</size>
  6937. <access>read-write</access>
  6938. <resetValue>0x00000000</resetValue>
  6939. <fields>
  6940. <field>
  6941. <name>PUPDR15</name>
  6942. <description>Port x configuration bits (y =
  6943. 0..15)</description>
  6944. <bitOffset>30</bitOffset>
  6945. <bitWidth>2</bitWidth>
  6946. </field>
  6947. <field>
  6948. <name>PUPDR14</name>
  6949. <description>Port x configuration bits (y =
  6950. 0..15)</description>
  6951. <bitOffset>28</bitOffset>
  6952. <bitWidth>2</bitWidth>
  6953. </field>
  6954. <field>
  6955. <name>PUPDR13</name>
  6956. <description>Port x configuration bits (y =
  6957. 0..15)</description>
  6958. <bitOffset>26</bitOffset>
  6959. <bitWidth>2</bitWidth>
  6960. </field>
  6961. <field>
  6962. <name>PUPDR12</name>
  6963. <description>Port x configuration bits (y =
  6964. 0..15)</description>
  6965. <bitOffset>24</bitOffset>
  6966. <bitWidth>2</bitWidth>
  6967. </field>
  6968. <field>
  6969. <name>PUPDR11</name>
  6970. <description>Port x configuration bits (y =
  6971. 0..15)</description>
  6972. <bitOffset>22</bitOffset>
  6973. <bitWidth>2</bitWidth>
  6974. </field>
  6975. <field>
  6976. <name>PUPDR10</name>
  6977. <description>Port x configuration bits (y =
  6978. 0..15)</description>
  6979. <bitOffset>20</bitOffset>
  6980. <bitWidth>2</bitWidth>
  6981. </field>
  6982. <field>
  6983. <name>PUPDR9</name>
  6984. <description>Port x configuration bits (y =
  6985. 0..15)</description>
  6986. <bitOffset>18</bitOffset>
  6987. <bitWidth>2</bitWidth>
  6988. </field>
  6989. <field>
  6990. <name>PUPDR8</name>
  6991. <description>Port x configuration bits (y =
  6992. 0..15)</description>
  6993. <bitOffset>16</bitOffset>
  6994. <bitWidth>2</bitWidth>
  6995. </field>
  6996. <field>
  6997. <name>PUPDR7</name>
  6998. <description>Port x configuration bits (y =
  6999. 0..15)</description>
  7000. <bitOffset>14</bitOffset>
  7001. <bitWidth>2</bitWidth>
  7002. </field>
  7003. <field>
  7004. <name>PUPDR6</name>
  7005. <description>Port x configuration bits (y =
  7006. 0..15)</description>
  7007. <bitOffset>12</bitOffset>
  7008. <bitWidth>2</bitWidth>
  7009. </field>
  7010. <field>
  7011. <name>PUPDR5</name>
  7012. <description>Port x configuration bits (y =
  7013. 0..15)</description>
  7014. <bitOffset>10</bitOffset>
  7015. <bitWidth>2</bitWidth>
  7016. </field>
  7017. <field>
  7018. <name>PUPDR4</name>
  7019. <description>Port x configuration bits (y =
  7020. 0..15)</description>
  7021. <bitOffset>8</bitOffset>
  7022. <bitWidth>2</bitWidth>
  7023. </field>
  7024. <field>
  7025. <name>PUPDR3</name>
  7026. <description>Port x configuration bits (y =
  7027. 0..15)</description>
  7028. <bitOffset>6</bitOffset>
  7029. <bitWidth>2</bitWidth>
  7030. </field>
  7031. <field>
  7032. <name>PUPDR2</name>
  7033. <description>Port x configuration bits (y =
  7034. 0..15)</description>
  7035. <bitOffset>4</bitOffset>
  7036. <bitWidth>2</bitWidth>
  7037. </field>
  7038. <field>
  7039. <name>PUPDR1</name>
  7040. <description>Port x configuration bits (y =
  7041. 0..15)</description>
  7042. <bitOffset>2</bitOffset>
  7043. <bitWidth>2</bitWidth>
  7044. </field>
  7045. <field>
  7046. <name>PUPDR0</name>
  7047. <description>Port x configuration bits (y =
  7048. 0..15)</description>
  7049. <bitOffset>0</bitOffset>
  7050. <bitWidth>2</bitWidth>
  7051. </field>
  7052. </fields>
  7053. </register>
  7054. <register>
  7055. <name>IDR</name>
  7056. <displayName>IDR</displayName>
  7057. <description>GPIO port input data register</description>
  7058. <addressOffset>0x10</addressOffset>
  7059. <size>0x20</size>
  7060. <access>read-only</access>
  7061. <resetValue>0x00000000</resetValue>
  7062. <fields>
  7063. <field>
  7064. <name>IDR15</name>
  7065. <description>Port input data (y =
  7066. 0..15)</description>
  7067. <bitOffset>15</bitOffset>
  7068. <bitWidth>1</bitWidth>
  7069. </field>
  7070. <field>
  7071. <name>IDR14</name>
  7072. <description>Port input data (y =
  7073. 0..15)</description>
  7074. <bitOffset>14</bitOffset>
  7075. <bitWidth>1</bitWidth>
  7076. </field>
  7077. <field>
  7078. <name>IDR13</name>
  7079. <description>Port input data (y =
  7080. 0..15)</description>
  7081. <bitOffset>13</bitOffset>
  7082. <bitWidth>1</bitWidth>
  7083. </field>
  7084. <field>
  7085. <name>IDR12</name>
  7086. <description>Port input data (y =
  7087. 0..15)</description>
  7088. <bitOffset>12</bitOffset>
  7089. <bitWidth>1</bitWidth>
  7090. </field>
  7091. <field>
  7092. <name>IDR11</name>
  7093. <description>Port input data (y =
  7094. 0..15)</description>
  7095. <bitOffset>11</bitOffset>
  7096. <bitWidth>1</bitWidth>
  7097. </field>
  7098. <field>
  7099. <name>IDR10</name>
  7100. <description>Port input data (y =
  7101. 0..15)</description>
  7102. <bitOffset>10</bitOffset>
  7103. <bitWidth>1</bitWidth>
  7104. </field>
  7105. <field>
  7106. <name>IDR9</name>
  7107. <description>Port input data (y =
  7108. 0..15)</description>
  7109. <bitOffset>9</bitOffset>
  7110. <bitWidth>1</bitWidth>
  7111. </field>
  7112. <field>
  7113. <name>IDR8</name>
  7114. <description>Port input data (y =
  7115. 0..15)</description>
  7116. <bitOffset>8</bitOffset>
  7117. <bitWidth>1</bitWidth>
  7118. </field>
  7119. <field>
  7120. <name>IDR7</name>
  7121. <description>Port input data (y =
  7122. 0..15)</description>
  7123. <bitOffset>7</bitOffset>
  7124. <bitWidth>1</bitWidth>
  7125. </field>
  7126. <field>
  7127. <name>IDR6</name>
  7128. <description>Port input data (y =
  7129. 0..15)</description>
  7130. <bitOffset>6</bitOffset>
  7131. <bitWidth>1</bitWidth>
  7132. </field>
  7133. <field>
  7134. <name>IDR5</name>
  7135. <description>Port input data (y =
  7136. 0..15)</description>
  7137. <bitOffset>5</bitOffset>
  7138. <bitWidth>1</bitWidth>
  7139. </field>
  7140. <field>
  7141. <name>IDR4</name>
  7142. <description>Port input data (y =
  7143. 0..15)</description>
  7144. <bitOffset>4</bitOffset>
  7145. <bitWidth>1</bitWidth>
  7146. </field>
  7147. <field>
  7148. <name>IDR3</name>
  7149. <description>Port input data (y =
  7150. 0..15)</description>
  7151. <bitOffset>3</bitOffset>
  7152. <bitWidth>1</bitWidth>
  7153. </field>
  7154. <field>
  7155. <name>IDR2</name>
  7156. <description>Port input data (y =
  7157. 0..15)</description>
  7158. <bitOffset>2</bitOffset>
  7159. <bitWidth>1</bitWidth>
  7160. </field>
  7161. <field>
  7162. <name>IDR1</name>
  7163. <description>Port input data (y =
  7164. 0..15)</description>
  7165. <bitOffset>1</bitOffset>
  7166. <bitWidth>1</bitWidth>
  7167. </field>
  7168. <field>
  7169. <name>IDR0</name>
  7170. <description>Port input data (y =
  7171. 0..15)</description>
  7172. <bitOffset>0</bitOffset>
  7173. <bitWidth>1</bitWidth>
  7174. </field>
  7175. </fields>
  7176. </register>
  7177. <register>
  7178. <name>ODR</name>
  7179. <displayName>ODR</displayName>
  7180. <description>GPIO port output data register</description>
  7181. <addressOffset>0x14</addressOffset>
  7182. <size>0x20</size>
  7183. <access>read-write</access>
  7184. <resetValue>0x00000000</resetValue>
  7185. <fields>
  7186. <field>
  7187. <name>ODR15</name>
  7188. <description>Port output data (y =
  7189. 0..15)</description>
  7190. <bitOffset>15</bitOffset>
  7191. <bitWidth>1</bitWidth>
  7192. </field>
  7193. <field>
  7194. <name>ODR14</name>
  7195. <description>Port output data (y =
  7196. 0..15)</description>
  7197. <bitOffset>14</bitOffset>
  7198. <bitWidth>1</bitWidth>
  7199. </field>
  7200. <field>
  7201. <name>ODR13</name>
  7202. <description>Port output data (y =
  7203. 0..15)</description>
  7204. <bitOffset>13</bitOffset>
  7205. <bitWidth>1</bitWidth>
  7206. </field>
  7207. <field>
  7208. <name>ODR12</name>
  7209. <description>Port output data (y =
  7210. 0..15)</description>
  7211. <bitOffset>12</bitOffset>
  7212. <bitWidth>1</bitWidth>
  7213. </field>
  7214. <field>
  7215. <name>ODR11</name>
  7216. <description>Port output data (y =
  7217. 0..15)</description>
  7218. <bitOffset>11</bitOffset>
  7219. <bitWidth>1</bitWidth>
  7220. </field>
  7221. <field>
  7222. <name>ODR10</name>
  7223. <description>Port output data (y =
  7224. 0..15)</description>
  7225. <bitOffset>10</bitOffset>
  7226. <bitWidth>1</bitWidth>
  7227. </field>
  7228. <field>
  7229. <name>ODR9</name>
  7230. <description>Port output data (y =
  7231. 0..15)</description>
  7232. <bitOffset>9</bitOffset>
  7233. <bitWidth>1</bitWidth>
  7234. </field>
  7235. <field>
  7236. <name>ODR8</name>
  7237. <description>Port output data (y =
  7238. 0..15)</description>
  7239. <bitOffset>8</bitOffset>
  7240. <bitWidth>1</bitWidth>
  7241. </field>
  7242. <field>
  7243. <name>ODR7</name>
  7244. <description>Port output data (y =
  7245. 0..15)</description>
  7246. <bitOffset>7</bitOffset>
  7247. <bitWidth>1</bitWidth>
  7248. </field>
  7249. <field>
  7250. <name>ODR6</name>
  7251. <description>Port output data (y =
  7252. 0..15)</description>
  7253. <bitOffset>6</bitOffset>
  7254. <bitWidth>1</bitWidth>
  7255. </field>
  7256. <field>
  7257. <name>ODR5</name>
  7258. <description>Port output data (y =
  7259. 0..15)</description>
  7260. <bitOffset>5</bitOffset>
  7261. <bitWidth>1</bitWidth>
  7262. </field>
  7263. <field>
  7264. <name>ODR4</name>
  7265. <description>Port output data (y =
  7266. 0..15)</description>
  7267. <bitOffset>4</bitOffset>
  7268. <bitWidth>1</bitWidth>
  7269. </field>
  7270. <field>
  7271. <name>ODR3</name>
  7272. <description>Port output data (y =
  7273. 0..15)</description>
  7274. <bitOffset>3</bitOffset>
  7275. <bitWidth>1</bitWidth>
  7276. </field>
  7277. <field>
  7278. <name>ODR2</name>
  7279. <description>Port output data (y =
  7280. 0..15)</description>
  7281. <bitOffset>2</bitOffset>
  7282. <bitWidth>1</bitWidth>
  7283. </field>
  7284. <field>
  7285. <name>ODR1</name>
  7286. <description>Port output data (y =
  7287. 0..15)</description>
  7288. <bitOffset>1</bitOffset>
  7289. <bitWidth>1</bitWidth>
  7290. </field>
  7291. <field>
  7292. <name>ODR0</name>
  7293. <description>Port output data (y =
  7294. 0..15)</description>
  7295. <bitOffset>0</bitOffset>
  7296. <bitWidth>1</bitWidth>
  7297. </field>
  7298. </fields>
  7299. </register>
  7300. <register>
  7301. <name>BSRR</name>
  7302. <displayName>BSRR</displayName>
  7303. <description>GPIO port bit set/reset
  7304. register</description>
  7305. <addressOffset>0x18</addressOffset>
  7306. <size>0x20</size>
  7307. <access>write-only</access>
  7308. <resetValue>0x00000000</resetValue>
  7309. <fields>
  7310. <field>
  7311. <name>BR15</name>
  7312. <description>Port x reset bit y (y =
  7313. 0..15)</description>
  7314. <bitOffset>31</bitOffset>
  7315. <bitWidth>1</bitWidth>
  7316. </field>
  7317. <field>
  7318. <name>BR14</name>
  7319. <description>Port x reset bit y (y =
  7320. 0..15)</description>
  7321. <bitOffset>30</bitOffset>
  7322. <bitWidth>1</bitWidth>
  7323. </field>
  7324. <field>
  7325. <name>BR13</name>
  7326. <description>Port x reset bit y (y =
  7327. 0..15)</description>
  7328. <bitOffset>29</bitOffset>
  7329. <bitWidth>1</bitWidth>
  7330. </field>
  7331. <field>
  7332. <name>BR12</name>
  7333. <description>Port x reset bit y (y =
  7334. 0..15)</description>
  7335. <bitOffset>28</bitOffset>
  7336. <bitWidth>1</bitWidth>
  7337. </field>
  7338. <field>
  7339. <name>BR11</name>
  7340. <description>Port x reset bit y (y =
  7341. 0..15)</description>
  7342. <bitOffset>27</bitOffset>
  7343. <bitWidth>1</bitWidth>
  7344. </field>
  7345. <field>
  7346. <name>BR10</name>
  7347. <description>Port x reset bit y (y =
  7348. 0..15)</description>
  7349. <bitOffset>26</bitOffset>
  7350. <bitWidth>1</bitWidth>
  7351. </field>
  7352. <field>
  7353. <name>BR9</name>
  7354. <description>Port x reset bit y (y =
  7355. 0..15)</description>
  7356. <bitOffset>25</bitOffset>
  7357. <bitWidth>1</bitWidth>
  7358. </field>
  7359. <field>
  7360. <name>BR8</name>
  7361. <description>Port x reset bit y (y =
  7362. 0..15)</description>
  7363. <bitOffset>24</bitOffset>
  7364. <bitWidth>1</bitWidth>
  7365. </field>
  7366. <field>
  7367. <name>BR7</name>
  7368. <description>Port x reset bit y (y =
  7369. 0..15)</description>
  7370. <bitOffset>23</bitOffset>
  7371. <bitWidth>1</bitWidth>
  7372. </field>
  7373. <field>
  7374. <name>BR6</name>
  7375. <description>Port x reset bit y (y =
  7376. 0..15)</description>
  7377. <bitOffset>22</bitOffset>
  7378. <bitWidth>1</bitWidth>
  7379. </field>
  7380. <field>
  7381. <name>BR5</name>
  7382. <description>Port x reset bit y (y =
  7383. 0..15)</description>
  7384. <bitOffset>21</bitOffset>
  7385. <bitWidth>1</bitWidth>
  7386. </field>
  7387. <field>
  7388. <name>BR4</name>
  7389. <description>Port x reset bit y (y =
  7390. 0..15)</description>
  7391. <bitOffset>20</bitOffset>
  7392. <bitWidth>1</bitWidth>
  7393. </field>
  7394. <field>
  7395. <name>BR3</name>
  7396. <description>Port x reset bit y (y =
  7397. 0..15)</description>
  7398. <bitOffset>19</bitOffset>
  7399. <bitWidth>1</bitWidth>
  7400. </field>
  7401. <field>
  7402. <name>BR2</name>
  7403. <description>Port x reset bit y (y =
  7404. 0..15)</description>
  7405. <bitOffset>18</bitOffset>
  7406. <bitWidth>1</bitWidth>
  7407. </field>
  7408. <field>
  7409. <name>BR1</name>
  7410. <description>Port x reset bit y (y =
  7411. 0..15)</description>
  7412. <bitOffset>17</bitOffset>
  7413. <bitWidth>1</bitWidth>
  7414. </field>
  7415. <field>
  7416. <name>BR0</name>
  7417. <description>Port x set bit y (y=
  7418. 0..15)</description>
  7419. <bitOffset>16</bitOffset>
  7420. <bitWidth>1</bitWidth>
  7421. </field>
  7422. <field>
  7423. <name>BS15</name>
  7424. <description>Port x set bit y (y=
  7425. 0..15)</description>
  7426. <bitOffset>15</bitOffset>
  7427. <bitWidth>1</bitWidth>
  7428. </field>
  7429. <field>
  7430. <name>BS14</name>
  7431. <description>Port x set bit y (y=
  7432. 0..15)</description>
  7433. <bitOffset>14</bitOffset>
  7434. <bitWidth>1</bitWidth>
  7435. </field>
  7436. <field>
  7437. <name>BS13</name>
  7438. <description>Port x set bit y (y=
  7439. 0..15)</description>
  7440. <bitOffset>13</bitOffset>
  7441. <bitWidth>1</bitWidth>
  7442. </field>
  7443. <field>
  7444. <name>BS12</name>
  7445. <description>Port x set bit y (y=
  7446. 0..15)</description>
  7447. <bitOffset>12</bitOffset>
  7448. <bitWidth>1</bitWidth>
  7449. </field>
  7450. <field>
  7451. <name>BS11</name>
  7452. <description>Port x set bit y (y=
  7453. 0..15)</description>
  7454. <bitOffset>11</bitOffset>
  7455. <bitWidth>1</bitWidth>
  7456. </field>
  7457. <field>
  7458. <name>BS10</name>
  7459. <description>Port x set bit y (y=
  7460. 0..15)</description>
  7461. <bitOffset>10</bitOffset>
  7462. <bitWidth>1</bitWidth>
  7463. </field>
  7464. <field>
  7465. <name>BS9</name>
  7466. <description>Port x set bit y (y=
  7467. 0..15)</description>
  7468. <bitOffset>9</bitOffset>
  7469. <bitWidth>1</bitWidth>
  7470. </field>
  7471. <field>
  7472. <name>BS8</name>
  7473. <description>Port x set bit y (y=
  7474. 0..15)</description>
  7475. <bitOffset>8</bitOffset>
  7476. <bitWidth>1</bitWidth>
  7477. </field>
  7478. <field>
  7479. <name>BS7</name>
  7480. <description>Port x set bit y (y=
  7481. 0..15)</description>
  7482. <bitOffset>7</bitOffset>
  7483. <bitWidth>1</bitWidth>
  7484. </field>
  7485. <field>
  7486. <name>BS6</name>
  7487. <description>Port x set bit y (y=
  7488. 0..15)</description>
  7489. <bitOffset>6</bitOffset>
  7490. <bitWidth>1</bitWidth>
  7491. </field>
  7492. <field>
  7493. <name>BS5</name>
  7494. <description>Port x set bit y (y=
  7495. 0..15)</description>
  7496. <bitOffset>5</bitOffset>
  7497. <bitWidth>1</bitWidth>
  7498. </field>
  7499. <field>
  7500. <name>BS4</name>
  7501. <description>Port x set bit y (y=
  7502. 0..15)</description>
  7503. <bitOffset>4</bitOffset>
  7504. <bitWidth>1</bitWidth>
  7505. </field>
  7506. <field>
  7507. <name>BS3</name>
  7508. <description>Port x set bit y (y=
  7509. 0..15)</description>
  7510. <bitOffset>3</bitOffset>
  7511. <bitWidth>1</bitWidth>
  7512. </field>
  7513. <field>
  7514. <name>BS2</name>
  7515. <description>Port x set bit y (y=
  7516. 0..15)</description>
  7517. <bitOffset>2</bitOffset>
  7518. <bitWidth>1</bitWidth>
  7519. </field>
  7520. <field>
  7521. <name>BS1</name>
  7522. <description>Port x set bit y (y=
  7523. 0..15)</description>
  7524. <bitOffset>1</bitOffset>
  7525. <bitWidth>1</bitWidth>
  7526. </field>
  7527. <field>
  7528. <name>BS0</name>
  7529. <description>Port x set bit y (y=
  7530. 0..15)</description>
  7531. <bitOffset>0</bitOffset>
  7532. <bitWidth>1</bitWidth>
  7533. </field>
  7534. </fields>
  7535. </register>
  7536. <register>
  7537. <name>LCKR</name>
  7538. <displayName>LCKR</displayName>
  7539. <description>GPIO port configuration lock
  7540. register</description>
  7541. <addressOffset>0x1C</addressOffset>
  7542. <size>0x20</size>
  7543. <access>read-write</access>
  7544. <resetValue>0x00000000</resetValue>
  7545. <fields>
  7546. <field>
  7547. <name>LCKK</name>
  7548. <description>Port x lock bit y (y=
  7549. 0..15)</description>
  7550. <bitOffset>16</bitOffset>
  7551. <bitWidth>1</bitWidth>
  7552. </field>
  7553. <field>
  7554. <name>LCK15</name>
  7555. <description>Port x lock bit y (y=
  7556. 0..15)</description>
  7557. <bitOffset>15</bitOffset>
  7558. <bitWidth>1</bitWidth>
  7559. </field>
  7560. <field>
  7561. <name>LCK14</name>
  7562. <description>Port x lock bit y (y=
  7563. 0..15)</description>
  7564. <bitOffset>14</bitOffset>
  7565. <bitWidth>1</bitWidth>
  7566. </field>
  7567. <field>
  7568. <name>LCK13</name>
  7569. <description>Port x lock bit y (y=
  7570. 0..15)</description>
  7571. <bitOffset>13</bitOffset>
  7572. <bitWidth>1</bitWidth>
  7573. </field>
  7574. <field>
  7575. <name>LCK12</name>
  7576. <description>Port x lock bit y (y=
  7577. 0..15)</description>
  7578. <bitOffset>12</bitOffset>
  7579. <bitWidth>1</bitWidth>
  7580. </field>
  7581. <field>
  7582. <name>LCK11</name>
  7583. <description>Port x lock bit y (y=
  7584. 0..15)</description>
  7585. <bitOffset>11</bitOffset>
  7586. <bitWidth>1</bitWidth>
  7587. </field>
  7588. <field>
  7589. <name>LCK10</name>
  7590. <description>Port x lock bit y (y=
  7591. 0..15)</description>
  7592. <bitOffset>10</bitOffset>
  7593. <bitWidth>1</bitWidth>
  7594. </field>
  7595. <field>
  7596. <name>LCK9</name>
  7597. <description>Port x lock bit y (y=
  7598. 0..15)</description>
  7599. <bitOffset>9</bitOffset>
  7600. <bitWidth>1</bitWidth>
  7601. </field>
  7602. <field>
  7603. <name>LCK8</name>
  7604. <description>Port x lock bit y (y=
  7605. 0..15)</description>
  7606. <bitOffset>8</bitOffset>
  7607. <bitWidth>1</bitWidth>
  7608. </field>
  7609. <field>
  7610. <name>LCK7</name>
  7611. <description>Port x lock bit y (y=
  7612. 0..15)</description>
  7613. <bitOffset>7</bitOffset>
  7614. <bitWidth>1</bitWidth>
  7615. </field>
  7616. <field>
  7617. <name>LCK6</name>
  7618. <description>Port x lock bit y (y=
  7619. 0..15)</description>
  7620. <bitOffset>6</bitOffset>
  7621. <bitWidth>1</bitWidth>
  7622. </field>
  7623. <field>
  7624. <name>LCK5</name>
  7625. <description>Port x lock bit y (y=
  7626. 0..15)</description>
  7627. <bitOffset>5</bitOffset>
  7628. <bitWidth>1</bitWidth>
  7629. </field>
  7630. <field>
  7631. <name>LCK4</name>
  7632. <description>Port x lock bit y (y=
  7633. 0..15)</description>
  7634. <bitOffset>4</bitOffset>
  7635. <bitWidth>1</bitWidth>
  7636. </field>
  7637. <field>
  7638. <name>LCK3</name>
  7639. <description>Port x lock bit y (y=
  7640. 0..15)</description>
  7641. <bitOffset>3</bitOffset>
  7642. <bitWidth>1</bitWidth>
  7643. </field>
  7644. <field>
  7645. <name>LCK2</name>
  7646. <description>Port x lock bit y (y=
  7647. 0..15)</description>
  7648. <bitOffset>2</bitOffset>
  7649. <bitWidth>1</bitWidth>
  7650. </field>
  7651. <field>
  7652. <name>LCK1</name>
  7653. <description>Port x lock bit y (y=
  7654. 0..15)</description>
  7655. <bitOffset>1</bitOffset>
  7656. <bitWidth>1</bitWidth>
  7657. </field>
  7658. <field>
  7659. <name>LCK0</name>
  7660. <description>Port x lock bit y (y=
  7661. 0..15)</description>
  7662. <bitOffset>0</bitOffset>
  7663. <bitWidth>1</bitWidth>
  7664. </field>
  7665. </fields>
  7666. </register>
  7667. <register>
  7668. <name>AFRL</name>
  7669. <displayName>AFRL</displayName>
  7670. <description>GPIO alternate function low
  7671. register</description>
  7672. <addressOffset>0x20</addressOffset>
  7673. <size>0x20</size>
  7674. <access>read-write</access>
  7675. <resetValue>0x00000000</resetValue>
  7676. <fields>
  7677. <field>
  7678. <name>AFSEL7</name>
  7679. <description>Alternate function selection for port x
  7680. bit y (y = 0..7)</description>
  7681. <bitOffset>28</bitOffset>
  7682. <bitWidth>4</bitWidth>
  7683. </field>
  7684. <field>
  7685. <name>AFSEL6</name>
  7686. <description>Alternate function selection for port x
  7687. bit y (y = 0..7)</description>
  7688. <bitOffset>24</bitOffset>
  7689. <bitWidth>4</bitWidth>
  7690. </field>
  7691. <field>
  7692. <name>AFSEL5</name>
  7693. <description>Alternate function selection for port x
  7694. bit y (y = 0..7)</description>
  7695. <bitOffset>20</bitOffset>
  7696. <bitWidth>4</bitWidth>
  7697. </field>
  7698. <field>
  7699. <name>AFSEL4</name>
  7700. <description>Alternate function selection for port x
  7701. bit y (y = 0..7)</description>
  7702. <bitOffset>16</bitOffset>
  7703. <bitWidth>4</bitWidth>
  7704. </field>
  7705. <field>
  7706. <name>AFSEL3</name>
  7707. <description>Alternate function selection for port x
  7708. bit y (y = 0..7)</description>
  7709. <bitOffset>12</bitOffset>
  7710. <bitWidth>4</bitWidth>
  7711. </field>
  7712. <field>
  7713. <name>AFSEL2</name>
  7714. <description>Alternate function selection for port x
  7715. bit y (y = 0..7)</description>
  7716. <bitOffset>8</bitOffset>
  7717. <bitWidth>4</bitWidth>
  7718. </field>
  7719. <field>
  7720. <name>AFSEL1</name>
  7721. <description>Alternate function selection for port x
  7722. bit y (y = 0..7)</description>
  7723. <bitOffset>4</bitOffset>
  7724. <bitWidth>4</bitWidth>
  7725. </field>
  7726. <field>
  7727. <name>AFSEL0</name>
  7728. <description>Alternate function selection for port x
  7729. bit y (y = 0..7)</description>
  7730. <bitOffset>0</bitOffset>
  7731. <bitWidth>4</bitWidth>
  7732. </field>
  7733. </fields>
  7734. </register>
  7735. <register>
  7736. <name>AFRH</name>
  7737. <displayName>AFRH</displayName>
  7738. <description>GPIO alternate function high
  7739. register</description>
  7740. <addressOffset>0x24</addressOffset>
  7741. <size>0x20</size>
  7742. <access>read-write</access>
  7743. <resetValue>0x00000000</resetValue>
  7744. <fields>
  7745. <field>
  7746. <name>AFSEL15</name>
  7747. <description>Alternate function selection for port x
  7748. bit y (y = 8..15)</description>
  7749. <bitOffset>28</bitOffset>
  7750. <bitWidth>4</bitWidth>
  7751. </field>
  7752. <field>
  7753. <name>AFSEL14</name>
  7754. <description>Alternate function selection for port x
  7755. bit y (y = 8..15)</description>
  7756. <bitOffset>24</bitOffset>
  7757. <bitWidth>4</bitWidth>
  7758. </field>
  7759. <field>
  7760. <name>AFSEL13</name>
  7761. <description>Alternate function selection for port x
  7762. bit y (y = 8..15)</description>
  7763. <bitOffset>20</bitOffset>
  7764. <bitWidth>4</bitWidth>
  7765. </field>
  7766. <field>
  7767. <name>AFSEL12</name>
  7768. <description>Alternate function selection for port x
  7769. bit y (y = 8..15)</description>
  7770. <bitOffset>16</bitOffset>
  7771. <bitWidth>4</bitWidth>
  7772. </field>
  7773. <field>
  7774. <name>AFSEL11</name>
  7775. <description>Alternate function selection for port x
  7776. bit y (y = 8..15)</description>
  7777. <bitOffset>12</bitOffset>
  7778. <bitWidth>4</bitWidth>
  7779. </field>
  7780. <field>
  7781. <name>AFSEL10</name>
  7782. <description>Alternate function selection for port x
  7783. bit y (y = 8..15)</description>
  7784. <bitOffset>8</bitOffset>
  7785. <bitWidth>4</bitWidth>
  7786. </field>
  7787. <field>
  7788. <name>AFSEL9</name>
  7789. <description>Alternate function selection for port x
  7790. bit y (y = 8..15)</description>
  7791. <bitOffset>4</bitOffset>
  7792. <bitWidth>4</bitWidth>
  7793. </field>
  7794. <field>
  7795. <name>AFSEL8</name>
  7796. <description>Alternate function selection for port x
  7797. bit y (y = 8..15)</description>
  7798. <bitOffset>0</bitOffset>
  7799. <bitWidth>4</bitWidth>
  7800. </field>
  7801. </fields>
  7802. </register>
  7803. <register>
  7804. <name>BRR</name>
  7805. <displayName>BRR</displayName>
  7806. <description>port bit reset register</description>
  7807. <addressOffset>0x28</addressOffset>
  7808. <size>0x20</size>
  7809. <access>write-only</access>
  7810. <resetValue>0x00000000</resetValue>
  7811. <fields>
  7812. <field>
  7813. <name>BR0</name>
  7814. <description>Port Reset bit</description>
  7815. <bitOffset>0</bitOffset>
  7816. <bitWidth>1</bitWidth>
  7817. </field>
  7818. <field>
  7819. <name>BR1</name>
  7820. <description>Port Reset bit</description>
  7821. <bitOffset>1</bitOffset>
  7822. <bitWidth>1</bitWidth>
  7823. </field>
  7824. <field>
  7825. <name>BR2</name>
  7826. <description>Port Reset bit</description>
  7827. <bitOffset>2</bitOffset>
  7828. <bitWidth>1</bitWidth>
  7829. </field>
  7830. <field>
  7831. <name>BR3</name>
  7832. <description>Port Reset bit</description>
  7833. <bitOffset>3</bitOffset>
  7834. <bitWidth>1</bitWidth>
  7835. </field>
  7836. <field>
  7837. <name>BR4</name>
  7838. <description>Port Reset bit</description>
  7839. <bitOffset>4</bitOffset>
  7840. <bitWidth>1</bitWidth>
  7841. </field>
  7842. <field>
  7843. <name>BR5</name>
  7844. <description>Port Reset bit</description>
  7845. <bitOffset>5</bitOffset>
  7846. <bitWidth>1</bitWidth>
  7847. </field>
  7848. <field>
  7849. <name>BR6</name>
  7850. <description>Port Reset bit</description>
  7851. <bitOffset>6</bitOffset>
  7852. <bitWidth>1</bitWidth>
  7853. </field>
  7854. <field>
  7855. <name>BR7</name>
  7856. <description>Port Reset bit</description>
  7857. <bitOffset>7</bitOffset>
  7858. <bitWidth>1</bitWidth>
  7859. </field>
  7860. <field>
  7861. <name>BR8</name>
  7862. <description>Port Reset bit</description>
  7863. <bitOffset>8</bitOffset>
  7864. <bitWidth>1</bitWidth>
  7865. </field>
  7866. <field>
  7867. <name>BR9</name>
  7868. <description>Port Reset bit</description>
  7869. <bitOffset>9</bitOffset>
  7870. <bitWidth>1</bitWidth>
  7871. </field>
  7872. <field>
  7873. <name>BR10</name>
  7874. <description>Port Reset bit</description>
  7875. <bitOffset>10</bitOffset>
  7876. <bitWidth>1</bitWidth>
  7877. </field>
  7878. <field>
  7879. <name>BR11</name>
  7880. <description>Port Reset bit</description>
  7881. <bitOffset>11</bitOffset>
  7882. <bitWidth>1</bitWidth>
  7883. </field>
  7884. <field>
  7885. <name>BR12</name>
  7886. <description>Port Reset bit</description>
  7887. <bitOffset>12</bitOffset>
  7888. <bitWidth>1</bitWidth>
  7889. </field>
  7890. <field>
  7891. <name>BR13</name>
  7892. <description>Port Reset bit</description>
  7893. <bitOffset>13</bitOffset>
  7894. <bitWidth>1</bitWidth>
  7895. </field>
  7896. <field>
  7897. <name>BR14</name>
  7898. <description>Port Reset bit</description>
  7899. <bitOffset>14</bitOffset>
  7900. <bitWidth>1</bitWidth>
  7901. </field>
  7902. <field>
  7903. <name>BR15</name>
  7904. <description>Port Reset bit</description>
  7905. <bitOffset>15</bitOffset>
  7906. <bitWidth>1</bitWidth>
  7907. </field>
  7908. </fields>
  7909. </register>
  7910. </registers>
  7911. </peripheral>
  7912. <peripheral derivedFrom="GPIOB">
  7913. <name>GPIOC</name>
  7914. <baseAddress>0x50000800</baseAddress>
  7915. </peripheral>
  7916. <peripheral derivedFrom="GPIOB">
  7917. <name>GPIOD</name>
  7918. <baseAddress>0x50000C00</baseAddress>
  7919. </peripheral>
  7920. <peripheral derivedFrom="GPIOB">
  7921. <name>GPIOF</name>
  7922. <baseAddress>0x50001400</baseAddress>
  7923. </peripheral>
  7924. <peripheral>
  7925. <name>CRC</name>
  7926. <description>Cyclic redundancy check calculation
  7927. unit</description>
  7928. <groupName>CRC</groupName>
  7929. <baseAddress>0x40023000</baseAddress>
  7930. <addressBlock>
  7931. <offset>0x0</offset>
  7932. <size>0x400</size>
  7933. <usage>registers</usage>
  7934. </addressBlock>
  7935. <interrupt>
  7936. <name>CEC</name>
  7937. <description>CEC global interrupt</description>
  7938. <value>30</value>
  7939. </interrupt>
  7940. <registers>
  7941. <register>
  7942. <name>DR</name>
  7943. <displayName>DR</displayName>
  7944. <description>Data register</description>
  7945. <addressOffset>0x0</addressOffset>
  7946. <size>0x20</size>
  7947. <access>read-write</access>
  7948. <resetValue>0xFFFFFFFF</resetValue>
  7949. <fields>
  7950. <field>
  7951. <name>DR</name>
  7952. <description>Data register bits</description>
  7953. <bitOffset>0</bitOffset>
  7954. <bitWidth>32</bitWidth>
  7955. </field>
  7956. </fields>
  7957. </register>
  7958. <register>
  7959. <name>IDR</name>
  7960. <displayName>IDR</displayName>
  7961. <description>Independent data register</description>
  7962. <addressOffset>0x4</addressOffset>
  7963. <size>0x20</size>
  7964. <access>read-write</access>
  7965. <resetValue>0x00000000</resetValue>
  7966. <fields>
  7967. <field>
  7968. <name>IDR</name>
  7969. <description>General-purpose 32-bit data register
  7970. bits</description>
  7971. <bitOffset>0</bitOffset>
  7972. <bitWidth>32</bitWidth>
  7973. </field>
  7974. </fields>
  7975. </register>
  7976. <register>
  7977. <name>CR</name>
  7978. <displayName>CR</displayName>
  7979. <description>Control register</description>
  7980. <addressOffset>0x8</addressOffset>
  7981. <size>0x20</size>
  7982. <resetValue>0x00000000</resetValue>
  7983. <fields>
  7984. <field>
  7985. <name>REV_OUT</name>
  7986. <description>Reverse output data</description>
  7987. <bitOffset>7</bitOffset>
  7988. <bitWidth>1</bitWidth>
  7989. <access>read-write</access>
  7990. </field>
  7991. <field>
  7992. <name>REV_IN</name>
  7993. <description>Reverse input data</description>
  7994. <bitOffset>5</bitOffset>
  7995. <bitWidth>2</bitWidth>
  7996. <access>read-write</access>
  7997. </field>
  7998. <field>
  7999. <name>POLYSIZE</name>
  8000. <description>Polynomial size</description>
  8001. <bitOffset>3</bitOffset>
  8002. <bitWidth>2</bitWidth>
  8003. <access>read-write</access>
  8004. </field>
  8005. <field>
  8006. <name>RESET</name>
  8007. <description>RESET bit</description>
  8008. <bitOffset>0</bitOffset>
  8009. <bitWidth>1</bitWidth>
  8010. <access>write-only</access>
  8011. </field>
  8012. </fields>
  8013. </register>
  8014. <register>
  8015. <name>INIT</name>
  8016. <displayName>INIT</displayName>
  8017. <description>Initial CRC value</description>
  8018. <addressOffset>0x10</addressOffset>
  8019. <size>0x20</size>
  8020. <access>read-write</access>
  8021. <resetValue>0xFFFFFFFF</resetValue>
  8022. <fields>
  8023. <field>
  8024. <name>CRC_INIT</name>
  8025. <description>Programmable initial CRC
  8026. value</description>
  8027. <bitOffset>0</bitOffset>
  8028. <bitWidth>32</bitWidth>
  8029. </field>
  8030. </fields>
  8031. </register>
  8032. <register>
  8033. <name>POL</name>
  8034. <displayName>POL</displayName>
  8035. <description>polynomial</description>
  8036. <addressOffset>0x14</addressOffset>
  8037. <size>0x20</size>
  8038. <access>read-write</access>
  8039. <resetValue>0x04C11DB7</resetValue>
  8040. <fields>
  8041. <field>
  8042. <name>POL</name>
  8043. <description>Programmable polynomial</description>
  8044. <bitOffset>0</bitOffset>
  8045. <bitWidth>32</bitWidth>
  8046. </field>
  8047. </fields>
  8048. </register>
  8049. </registers>
  8050. </peripheral>
  8051. <peripheral>
  8052. <name>EXTI</name>
  8053. <description>External interrupt/event
  8054. controller</description>
  8055. <groupName>EXTI</groupName>
  8056. <baseAddress>0x40021800</baseAddress>
  8057. <addressBlock>
  8058. <offset>0x0</offset>
  8059. <size>0x400</size>
  8060. <usage>registers</usage>
  8061. </addressBlock>
  8062. <interrupt>
  8063. <name>PVD</name>
  8064. <description>Power voltage detector interrupt</description>
  8065. <value>1</value>
  8066. </interrupt>
  8067. <interrupt>
  8068. <name>EXTI0_1</name>
  8069. <description>EXTI line 0 &amp; 1 interrupt</description>
  8070. <value>5</value>
  8071. </interrupt>
  8072. <interrupt>
  8073. <name>EXTI2_3</name>
  8074. <description>EXTI line 2 &amp; 3 interrupt</description>
  8075. <value>6</value>
  8076. </interrupt>
  8077. <interrupt>
  8078. <name>EXTI4_15</name>
  8079. <description>EXTI line 4 to 15 interrupt</description>
  8080. <value>7</value>
  8081. </interrupt>
  8082. <registers>
  8083. <register>
  8084. <name>RTSR1</name>
  8085. <displayName>RTSR1</displayName>
  8086. <description>EXTI rising trigger selection
  8087. register</description>
  8088. <addressOffset>0x0</addressOffset>
  8089. <size>0x20</size>
  8090. <access>read-write</access>
  8091. <resetValue>0x00000000</resetValue>
  8092. <fields>
  8093. <field>
  8094. <name>TR0</name>
  8095. <description>Rising trigger event configuration bit
  8096. of Configurable Event input</description>
  8097. <bitOffset>0</bitOffset>
  8098. <bitWidth>1</bitWidth>
  8099. </field>
  8100. <field>
  8101. <name>TR1</name>
  8102. <description>Rising trigger event configuration bit
  8103. of Configurable Event input</description>
  8104. <bitOffset>1</bitOffset>
  8105. <bitWidth>1</bitWidth>
  8106. </field>
  8107. <field>
  8108. <name>TR2</name>
  8109. <description>Rising trigger event configuration bit
  8110. of Configurable Event input</description>
  8111. <bitOffset>2</bitOffset>
  8112. <bitWidth>1</bitWidth>
  8113. </field>
  8114. <field>
  8115. <name>TR3</name>
  8116. <description>Rising trigger event configuration bit
  8117. of Configurable Event input</description>
  8118. <bitOffset>3</bitOffset>
  8119. <bitWidth>1</bitWidth>
  8120. </field>
  8121. <field>
  8122. <name>TR4</name>
  8123. <description>Rising trigger event configuration bit
  8124. of Configurable Event input</description>
  8125. <bitOffset>4</bitOffset>
  8126. <bitWidth>1</bitWidth>
  8127. </field>
  8128. <field>
  8129. <name>TR5</name>
  8130. <description>Rising trigger event configuration bit
  8131. of Configurable Event input</description>
  8132. <bitOffset>5</bitOffset>
  8133. <bitWidth>1</bitWidth>
  8134. </field>
  8135. <field>
  8136. <name>TR6</name>
  8137. <description>Rising trigger event configuration bit
  8138. of Configurable Event input</description>
  8139. <bitOffset>6</bitOffset>
  8140. <bitWidth>1</bitWidth>
  8141. </field>
  8142. <field>
  8143. <name>TR7</name>
  8144. <description>Rising trigger event configuration bit
  8145. of Configurable Event input</description>
  8146. <bitOffset>7</bitOffset>
  8147. <bitWidth>1</bitWidth>
  8148. </field>
  8149. <field>
  8150. <name>TR8</name>
  8151. <description>Rising trigger event configuration bit
  8152. of Configurable Event input</description>
  8153. <bitOffset>8</bitOffset>
  8154. <bitWidth>1</bitWidth>
  8155. </field>
  8156. <field>
  8157. <name>TR9</name>
  8158. <description>Rising trigger event configuration bit
  8159. of Configurable Event input</description>
  8160. <bitOffset>9</bitOffset>
  8161. <bitWidth>1</bitWidth>
  8162. </field>
  8163. <field>
  8164. <name>TR10</name>
  8165. <description>Rising trigger event configuration bit
  8166. of Configurable Event input</description>
  8167. <bitOffset>10</bitOffset>
  8168. <bitWidth>1</bitWidth>
  8169. </field>
  8170. <field>
  8171. <name>TR11</name>
  8172. <description>Rising trigger event configuration bit
  8173. of Configurable Event input</description>
  8174. <bitOffset>11</bitOffset>
  8175. <bitWidth>1</bitWidth>
  8176. </field>
  8177. <field>
  8178. <name>TR12</name>
  8179. <description>Rising trigger event configuration bit
  8180. of Configurable Event input</description>
  8181. <bitOffset>12</bitOffset>
  8182. <bitWidth>1</bitWidth>
  8183. </field>
  8184. <field>
  8185. <name>TR13</name>
  8186. <description>Rising trigger event configuration bit
  8187. of Configurable Event input</description>
  8188. <bitOffset>13</bitOffset>
  8189. <bitWidth>1</bitWidth>
  8190. </field>
  8191. <field>
  8192. <name>TR14</name>
  8193. <description>Rising trigger event configuration bit
  8194. of Configurable Event input</description>
  8195. <bitOffset>14</bitOffset>
  8196. <bitWidth>1</bitWidth>
  8197. </field>
  8198. <field>
  8199. <name>TR15</name>
  8200. <description>Rising trigger event configuration bit
  8201. of Configurable Event input</description>
  8202. <bitOffset>15</bitOffset>
  8203. <bitWidth>1</bitWidth>
  8204. </field>
  8205. <field>
  8206. <name>TR16</name>
  8207. <description>Rising trigger event configuration bit
  8208. of Configurable Event input</description>
  8209. <bitOffset>16</bitOffset>
  8210. <bitWidth>1</bitWidth>
  8211. </field>
  8212. </fields>
  8213. </register>
  8214. <register>
  8215. <name>FTSR1</name>
  8216. <displayName>FTSR1</displayName>
  8217. <description>EXTI falling trigger selection
  8218. register</description>
  8219. <addressOffset>0x4</addressOffset>
  8220. <size>0x20</size>
  8221. <access>read-write</access>
  8222. <resetValue>0x00000000</resetValue>
  8223. <fields>
  8224. <field>
  8225. <name>TR0</name>
  8226. <description>Rising trigger event configuration bit
  8227. of Configurable Event input</description>
  8228. <bitOffset>0</bitOffset>
  8229. <bitWidth>1</bitWidth>
  8230. </field>
  8231. <field>
  8232. <name>TR1</name>
  8233. <description>Rising trigger event configuration bit
  8234. of Configurable Event input</description>
  8235. <bitOffset>1</bitOffset>
  8236. <bitWidth>1</bitWidth>
  8237. </field>
  8238. <field>
  8239. <name>TR2</name>
  8240. <description>Rising trigger event configuration bit
  8241. of Configurable Event input</description>
  8242. <bitOffset>2</bitOffset>
  8243. <bitWidth>1</bitWidth>
  8244. </field>
  8245. <field>
  8246. <name>TR3</name>
  8247. <description>Rising trigger event configuration bit
  8248. of Configurable Event input</description>
  8249. <bitOffset>3</bitOffset>
  8250. <bitWidth>1</bitWidth>
  8251. </field>
  8252. <field>
  8253. <name>TR4</name>
  8254. <description>Rising trigger event configuration bit
  8255. of Configurable Event input</description>
  8256. <bitOffset>4</bitOffset>
  8257. <bitWidth>1</bitWidth>
  8258. </field>
  8259. <field>
  8260. <name>TR5</name>
  8261. <description>Rising trigger event configuration bit
  8262. of Configurable Event input</description>
  8263. <bitOffset>5</bitOffset>
  8264. <bitWidth>1</bitWidth>
  8265. </field>
  8266. <field>
  8267. <name>TR6</name>
  8268. <description>Rising trigger event configuration bit
  8269. of Configurable Event input</description>
  8270. <bitOffset>6</bitOffset>
  8271. <bitWidth>1</bitWidth>
  8272. </field>
  8273. <field>
  8274. <name>TR7</name>
  8275. <description>Rising trigger event configuration bit
  8276. of Configurable Event input</description>
  8277. <bitOffset>7</bitOffset>
  8278. <bitWidth>1</bitWidth>
  8279. </field>
  8280. <field>
  8281. <name>TR8</name>
  8282. <description>Rising trigger event configuration bit
  8283. of Configurable Event input</description>
  8284. <bitOffset>8</bitOffset>
  8285. <bitWidth>1</bitWidth>
  8286. </field>
  8287. <field>
  8288. <name>TR9</name>
  8289. <description>Rising trigger event configuration bit
  8290. of Configurable Event input</description>
  8291. <bitOffset>9</bitOffset>
  8292. <bitWidth>1</bitWidth>
  8293. </field>
  8294. <field>
  8295. <name>TR10</name>
  8296. <description>Rising trigger event configuration bit
  8297. of Configurable Event input</description>
  8298. <bitOffset>10</bitOffset>
  8299. <bitWidth>1</bitWidth>
  8300. </field>
  8301. <field>
  8302. <name>TR11</name>
  8303. <description>Rising trigger event configuration bit
  8304. of Configurable Event input</description>
  8305. <bitOffset>11</bitOffset>
  8306. <bitWidth>1</bitWidth>
  8307. </field>
  8308. <field>
  8309. <name>TR12</name>
  8310. <description>Rising trigger event configuration bit
  8311. of Configurable Event input</description>
  8312. <bitOffset>12</bitOffset>
  8313. <bitWidth>1</bitWidth>
  8314. </field>
  8315. <field>
  8316. <name>TR13</name>
  8317. <description>Rising trigger event configuration bit
  8318. of Configurable Event input</description>
  8319. <bitOffset>13</bitOffset>
  8320. <bitWidth>1</bitWidth>
  8321. </field>
  8322. <field>
  8323. <name>TR14</name>
  8324. <description>Rising trigger event configuration bit
  8325. of Configurable Event input</description>
  8326. <bitOffset>14</bitOffset>
  8327. <bitWidth>1</bitWidth>
  8328. </field>
  8329. <field>
  8330. <name>TR15</name>
  8331. <description>Rising trigger event configuration bit
  8332. of Configurable Event input</description>
  8333. <bitOffset>15</bitOffset>
  8334. <bitWidth>1</bitWidth>
  8335. </field>
  8336. <field>
  8337. <name>TR16</name>
  8338. <description>Rising trigger event configuration bit
  8339. of Configurable Event input</description>
  8340. <bitOffset>16</bitOffset>
  8341. <bitWidth>1</bitWidth>
  8342. </field>
  8343. </fields>
  8344. </register>
  8345. <register>
  8346. <name>SWIER1</name>
  8347. <displayName>SWIER1</displayName>
  8348. <description>EXTI software interrupt event
  8349. register</description>
  8350. <addressOffset>0x8</addressOffset>
  8351. <size>0x20</size>
  8352. <access>read-write</access>
  8353. <resetValue>0x00000000</resetValue>
  8354. <fields>
  8355. <field>
  8356. <name>SWIER0</name>
  8357. <description>Rising trigger event configuration bit
  8358. of Configurable Event input</description>
  8359. <bitOffset>0</bitOffset>
  8360. <bitWidth>1</bitWidth>
  8361. </field>
  8362. <field>
  8363. <name>SWIER1</name>
  8364. <description>Rising trigger event configuration bit
  8365. of Configurable Event input</description>
  8366. <bitOffset>1</bitOffset>
  8367. <bitWidth>1</bitWidth>
  8368. </field>
  8369. <field>
  8370. <name>SWIER2</name>
  8371. <description>Rising trigger event configuration bit
  8372. of Configurable Event input</description>
  8373. <bitOffset>2</bitOffset>
  8374. <bitWidth>1</bitWidth>
  8375. </field>
  8376. <field>
  8377. <name>SWIER3</name>
  8378. <description>Rising trigger event configuration bit
  8379. of Configurable Event input</description>
  8380. <bitOffset>3</bitOffset>
  8381. <bitWidth>1</bitWidth>
  8382. </field>
  8383. <field>
  8384. <name>SWIER4</name>
  8385. <description>Rising trigger event configuration bit
  8386. of Configurable Event input</description>
  8387. <bitOffset>4</bitOffset>
  8388. <bitWidth>1</bitWidth>
  8389. </field>
  8390. <field>
  8391. <name>SWIER5</name>
  8392. <description>Rising trigger event configuration bit
  8393. of Configurable Event input</description>
  8394. <bitOffset>5</bitOffset>
  8395. <bitWidth>1</bitWidth>
  8396. </field>
  8397. <field>
  8398. <name>SWIER6</name>
  8399. <description>Rising trigger event configuration bit
  8400. of Configurable Event input</description>
  8401. <bitOffset>6</bitOffset>
  8402. <bitWidth>1</bitWidth>
  8403. </field>
  8404. <field>
  8405. <name>SWIER7</name>
  8406. <description>Rising trigger event configuration bit
  8407. of Configurable Event input</description>
  8408. <bitOffset>7</bitOffset>
  8409. <bitWidth>1</bitWidth>
  8410. </field>
  8411. <field>
  8412. <name>SWIER8</name>
  8413. <description>Rising trigger event configuration bit
  8414. of Configurable Event input</description>
  8415. <bitOffset>8</bitOffset>
  8416. <bitWidth>1</bitWidth>
  8417. </field>
  8418. <field>
  8419. <name>SWIER9</name>
  8420. <description>Rising trigger event configuration bit
  8421. of Configurable Event input</description>
  8422. <bitOffset>9</bitOffset>
  8423. <bitWidth>1</bitWidth>
  8424. </field>
  8425. <field>
  8426. <name>SWIER10</name>
  8427. <description>Rising trigger event configuration bit
  8428. of Configurable Event input</description>
  8429. <bitOffset>10</bitOffset>
  8430. <bitWidth>1</bitWidth>
  8431. </field>
  8432. <field>
  8433. <name>SWIER11</name>
  8434. <description>Rising trigger event configuration bit
  8435. of Configurable Event input</description>
  8436. <bitOffset>11</bitOffset>
  8437. <bitWidth>1</bitWidth>
  8438. </field>
  8439. <field>
  8440. <name>SWIER12</name>
  8441. <description>Rising trigger event configuration bit
  8442. of Configurable Event input</description>
  8443. <bitOffset>12</bitOffset>
  8444. <bitWidth>1</bitWidth>
  8445. </field>
  8446. <field>
  8447. <name>SWIER13</name>
  8448. <description>Rising trigger event configuration bit
  8449. of Configurable Event input</description>
  8450. <bitOffset>13</bitOffset>
  8451. <bitWidth>1</bitWidth>
  8452. </field>
  8453. <field>
  8454. <name>SWIER14</name>
  8455. <description>Rising trigger event configuration bit
  8456. of Configurable Event input</description>
  8457. <bitOffset>14</bitOffset>
  8458. <bitWidth>1</bitWidth>
  8459. </field>
  8460. <field>
  8461. <name>SWIER15</name>
  8462. <description>Rising trigger event configuration bit
  8463. of Configurable Event input</description>
  8464. <bitOffset>15</bitOffset>
  8465. <bitWidth>1</bitWidth>
  8466. </field>
  8467. <field>
  8468. <name>SWIER16</name>
  8469. <description>Rising trigger event configuration bit
  8470. of Configurable Event input</description>
  8471. <bitOffset>16</bitOffset>
  8472. <bitWidth>1</bitWidth>
  8473. </field>
  8474. </fields>
  8475. </register>
  8476. <register>
  8477. <name>RPR1</name>
  8478. <displayName>RPR1</displayName>
  8479. <description>EXTI rising edge pending
  8480. register</description>
  8481. <addressOffset>0xC</addressOffset>
  8482. <size>0x20</size>
  8483. <access>read-write</access>
  8484. <resetValue>0x00000000</resetValue>
  8485. <fields>
  8486. <field>
  8487. <name>RPIF0</name>
  8488. <description>configurable event inputs x rising edge
  8489. Pending bit.</description>
  8490. <bitOffset>0</bitOffset>
  8491. <bitWidth>1</bitWidth>
  8492. </field>
  8493. <field>
  8494. <name>RPIF1</name>
  8495. <description>configurable event inputs x rising edge
  8496. Pending bit.</description>
  8497. <bitOffset>1</bitOffset>
  8498. <bitWidth>1</bitWidth>
  8499. </field>
  8500. <field>
  8501. <name>RPIF2</name>
  8502. <description>configurable event inputs x rising edge
  8503. Pending bit.</description>
  8504. <bitOffset>2</bitOffset>
  8505. <bitWidth>1</bitWidth>
  8506. </field>
  8507. <field>
  8508. <name>RPIF3</name>
  8509. <description>configurable event inputs x rising edge
  8510. Pending bit.</description>
  8511. <bitOffset>3</bitOffset>
  8512. <bitWidth>1</bitWidth>
  8513. </field>
  8514. <field>
  8515. <name>RPIF4</name>
  8516. <description>configurable event inputs x rising edge
  8517. Pending bit.</description>
  8518. <bitOffset>4</bitOffset>
  8519. <bitWidth>1</bitWidth>
  8520. </field>
  8521. <field>
  8522. <name>RPIF5</name>
  8523. <description>configurable event inputs x rising edge
  8524. Pending bit</description>
  8525. <bitOffset>5</bitOffset>
  8526. <bitWidth>1</bitWidth>
  8527. </field>
  8528. <field>
  8529. <name>RPIF6</name>
  8530. <description>configurable event inputs x rising edge
  8531. Pending bit.</description>
  8532. <bitOffset>6</bitOffset>
  8533. <bitWidth>1</bitWidth>
  8534. </field>
  8535. <field>
  8536. <name>RPIF7</name>
  8537. <description>configurable event inputs x rising edge
  8538. Pending bit.</description>
  8539. <bitOffset>7</bitOffset>
  8540. <bitWidth>1</bitWidth>
  8541. </field>
  8542. <field>
  8543. <name>RPIF8</name>
  8544. <description>configurable event inputs x rising edge
  8545. Pending bit.</description>
  8546. <bitOffset>8</bitOffset>
  8547. <bitWidth>1</bitWidth>
  8548. </field>
  8549. <field>
  8550. <name>RPIF9</name>
  8551. <description>configurable event inputs x rising edge
  8552. Pending bit.</description>
  8553. <bitOffset>9</bitOffset>
  8554. <bitWidth>1</bitWidth>
  8555. </field>
  8556. <field>
  8557. <name>RPIF10</name>
  8558. <description>configurable event inputs x rising edge
  8559. Pending bit.</description>
  8560. <bitOffset>10</bitOffset>
  8561. <bitWidth>1</bitWidth>
  8562. </field>
  8563. <field>
  8564. <name>RPIF11</name>
  8565. <description>configurable event inputs x rising edge
  8566. Pending bit.</description>
  8567. <bitOffset>11</bitOffset>
  8568. <bitWidth>1</bitWidth>
  8569. </field>
  8570. <field>
  8571. <name>RPIF12</name>
  8572. <description>configurable event inputs x rising edge
  8573. Pending bit.</description>
  8574. <bitOffset>12</bitOffset>
  8575. <bitWidth>1</bitWidth>
  8576. </field>
  8577. <field>
  8578. <name>RPIF13</name>
  8579. <description>configurable event inputs x rising edge
  8580. Pending bit.</description>
  8581. <bitOffset>13</bitOffset>
  8582. <bitWidth>1</bitWidth>
  8583. </field>
  8584. <field>
  8585. <name>RPIF14</name>
  8586. <description>configurable event inputs x rising edge
  8587. Pending bit.</description>
  8588. <bitOffset>14</bitOffset>
  8589. <bitWidth>1</bitWidth>
  8590. </field>
  8591. <field>
  8592. <name>RPIF15</name>
  8593. <description>configurable event inputs x rising edge
  8594. Pending bit.</description>
  8595. <bitOffset>15</bitOffset>
  8596. <bitWidth>1</bitWidth>
  8597. </field>
  8598. <field>
  8599. <name>RPIF16</name>
  8600. <description>configurable event inputs x rising edge
  8601. Pending bit.</description>
  8602. <bitOffset>16</bitOffset>
  8603. <bitWidth>1</bitWidth>
  8604. </field>
  8605. </fields>
  8606. </register>
  8607. <register>
  8608. <name>FPR1</name>
  8609. <displayName>FPR1</displayName>
  8610. <description>EXTI falling edge pending
  8611. register</description>
  8612. <addressOffset>0x10</addressOffset>
  8613. <size>0x20</size>
  8614. <access>read-write</access>
  8615. <resetValue>0x00000000</resetValue>
  8616. <fields>
  8617. <field>
  8618. <name>FPIF0</name>
  8619. <description>configurable event inputs x falling edge
  8620. pending bit.</description>
  8621. <bitOffset>0</bitOffset>
  8622. <bitWidth>1</bitWidth>
  8623. </field>
  8624. <field>
  8625. <name>FPIF1</name>
  8626. <description>configurable event inputs x falling edge
  8627. pending bit.</description>
  8628. <bitOffset>1</bitOffset>
  8629. <bitWidth>1</bitWidth>
  8630. </field>
  8631. <field>
  8632. <name>FPIF2</name>
  8633. <description>configurable event inputs x falling edge
  8634. pending bit.</description>
  8635. <bitOffset>2</bitOffset>
  8636. <bitWidth>1</bitWidth>
  8637. </field>
  8638. <field>
  8639. <name>FPIF3</name>
  8640. <description>configurable event inputs x falling edge
  8641. pending bit.</description>
  8642. <bitOffset>3</bitOffset>
  8643. <bitWidth>1</bitWidth>
  8644. </field>
  8645. <field>
  8646. <name>FPIF4</name>
  8647. <description>configurable event inputs x falling edge
  8648. pending bit.</description>
  8649. <bitOffset>4</bitOffset>
  8650. <bitWidth>1</bitWidth>
  8651. </field>
  8652. <field>
  8653. <name>FPIF5</name>
  8654. <description>configurable event inputs x falling edge
  8655. pending bit.</description>
  8656. <bitOffset>5</bitOffset>
  8657. <bitWidth>1</bitWidth>
  8658. </field>
  8659. <field>
  8660. <name>FPIF6</name>
  8661. <description>configurable event inputs x falling edge
  8662. pending bit.</description>
  8663. <bitOffset>6</bitOffset>
  8664. <bitWidth>1</bitWidth>
  8665. </field>
  8666. <field>
  8667. <name>FPIF7</name>
  8668. <description>configurable event inputs x falling edge
  8669. pending bit.</description>
  8670. <bitOffset>7</bitOffset>
  8671. <bitWidth>1</bitWidth>
  8672. </field>
  8673. <field>
  8674. <name>FPIF8</name>
  8675. <description>configurable event inputs x falling edge
  8676. pending bit.</description>
  8677. <bitOffset>8</bitOffset>
  8678. <bitWidth>1</bitWidth>
  8679. </field>
  8680. <field>
  8681. <name>FPIF9</name>
  8682. <description>configurable event inputs x falling edge
  8683. pending bit.</description>
  8684. <bitOffset>9</bitOffset>
  8685. <bitWidth>1</bitWidth>
  8686. </field>
  8687. <field>
  8688. <name>FPIF10</name>
  8689. <description>configurable event inputs x falling edge
  8690. pending bit.</description>
  8691. <bitOffset>10</bitOffset>
  8692. <bitWidth>1</bitWidth>
  8693. </field>
  8694. <field>
  8695. <name>FPIF11</name>
  8696. <description>configurable event inputs x falling edge
  8697. pending bit.</description>
  8698. <bitOffset>11</bitOffset>
  8699. <bitWidth>1</bitWidth>
  8700. </field>
  8701. <field>
  8702. <name>FPIF12</name>
  8703. <description>configurable event inputs x falling edge
  8704. pending bit.</description>
  8705. <bitOffset>12</bitOffset>
  8706. <bitWidth>1</bitWidth>
  8707. </field>
  8708. <field>
  8709. <name>FPIF13</name>
  8710. <description>configurable event inputs x falling edge
  8711. pending bit.</description>
  8712. <bitOffset>13</bitOffset>
  8713. <bitWidth>1</bitWidth>
  8714. </field>
  8715. <field>
  8716. <name>FPIF14</name>
  8717. <description>configurable event inputs x falling edge
  8718. pending bit.</description>
  8719. <bitOffset>14</bitOffset>
  8720. <bitWidth>1</bitWidth>
  8721. </field>
  8722. <field>
  8723. <name>FPIF15</name>
  8724. <description>configurable event inputs x falling edge
  8725. pending bit.</description>
  8726. <bitOffset>15</bitOffset>
  8727. <bitWidth>1</bitWidth>
  8728. </field>
  8729. <field>
  8730. <name>FPIF16</name>
  8731. <description>configurable event inputs x falling edge
  8732. pending bit.</description>
  8733. <bitOffset>16</bitOffset>
  8734. <bitWidth>1</bitWidth>
  8735. </field>
  8736. </fields>
  8737. </register>
  8738. <register>
  8739. <name>EXTICR1</name>
  8740. <displayName>EXTICR1</displayName>
  8741. <description>EXTI external interrupt selection
  8742. register</description>
  8743. <addressOffset>0x60</addressOffset>
  8744. <size>0x20</size>
  8745. <access>read-write</access>
  8746. <resetValue>0x00000000</resetValue>
  8747. <fields>
  8748. <field>
  8749. <name>EXTI0_7</name>
  8750. <description>GPIO port selection</description>
  8751. <bitOffset>0</bitOffset>
  8752. <bitWidth>8</bitWidth>
  8753. </field>
  8754. <field>
  8755. <name>EXTI8_15</name>
  8756. <description>GPIO port selection</description>
  8757. <bitOffset>8</bitOffset>
  8758. <bitWidth>8</bitWidth>
  8759. </field>
  8760. <field>
  8761. <name>EXTI16_23</name>
  8762. <description>GPIO port selection</description>
  8763. <bitOffset>16</bitOffset>
  8764. <bitWidth>8</bitWidth>
  8765. </field>
  8766. <field>
  8767. <name>EXTI24_31</name>
  8768. <description>GPIO port selection</description>
  8769. <bitOffset>24</bitOffset>
  8770. <bitWidth>8</bitWidth>
  8771. </field>
  8772. </fields>
  8773. </register>
  8774. <register>
  8775. <name>EXTICR2</name>
  8776. <displayName>EXTICR2</displayName>
  8777. <description>EXTI external interrupt selection
  8778. register</description>
  8779. <addressOffset>0x64</addressOffset>
  8780. <size>0x20</size>
  8781. <access>read-write</access>
  8782. <resetValue>0x00000000</resetValue>
  8783. <fields>
  8784. <field>
  8785. <name>EXTI0_7</name>
  8786. <description>GPIO port selection</description>
  8787. <bitOffset>0</bitOffset>
  8788. <bitWidth>8</bitWidth>
  8789. </field>
  8790. <field>
  8791. <name>EXTI8_15</name>
  8792. <description>GPIO port selection</description>
  8793. <bitOffset>8</bitOffset>
  8794. <bitWidth>8</bitWidth>
  8795. </field>
  8796. <field>
  8797. <name>EXTI16_23</name>
  8798. <description>GPIO port selection</description>
  8799. <bitOffset>16</bitOffset>
  8800. <bitWidth>8</bitWidth>
  8801. </field>
  8802. <field>
  8803. <name>EXTI24_31</name>
  8804. <description>GPIO port selection</description>
  8805. <bitOffset>24</bitOffset>
  8806. <bitWidth>8</bitWidth>
  8807. </field>
  8808. </fields>
  8809. </register>
  8810. <register>
  8811. <name>EXTICR3</name>
  8812. <displayName>EXTICR3</displayName>
  8813. <description>EXTI external interrupt selection
  8814. register</description>
  8815. <addressOffset>0x68</addressOffset>
  8816. <size>0x20</size>
  8817. <access>read-write</access>
  8818. <resetValue>0x00000000</resetValue>
  8819. <fields>
  8820. <field>
  8821. <name>EXTI0_7</name>
  8822. <description>GPIO port selection</description>
  8823. <bitOffset>0</bitOffset>
  8824. <bitWidth>8</bitWidth>
  8825. </field>
  8826. <field>
  8827. <name>EXTI8_15</name>
  8828. <description>GPIO port selection</description>
  8829. <bitOffset>8</bitOffset>
  8830. <bitWidth>8</bitWidth>
  8831. </field>
  8832. <field>
  8833. <name>EXTI16_23</name>
  8834. <description>GPIO port selection</description>
  8835. <bitOffset>16</bitOffset>
  8836. <bitWidth>8</bitWidth>
  8837. </field>
  8838. <field>
  8839. <name>EXTI24_31</name>
  8840. <description>GPIO port selection</description>
  8841. <bitOffset>24</bitOffset>
  8842. <bitWidth>8</bitWidth>
  8843. </field>
  8844. </fields>
  8845. </register>
  8846. <register>
  8847. <name>EXTICR4</name>
  8848. <displayName>EXTICR4</displayName>
  8849. <description>EXTI external interrupt selection
  8850. register</description>
  8851. <addressOffset>0x6C</addressOffset>
  8852. <size>0x20</size>
  8853. <access>read-write</access>
  8854. <resetValue>0x00000000</resetValue>
  8855. <fields>
  8856. <field>
  8857. <name>EXTI0_7</name>
  8858. <description>GPIO port selection</description>
  8859. <bitOffset>0</bitOffset>
  8860. <bitWidth>8</bitWidth>
  8861. </field>
  8862. <field>
  8863. <name>EXTI8_15</name>
  8864. <description>GPIO port selection</description>
  8865. <bitOffset>8</bitOffset>
  8866. <bitWidth>8</bitWidth>
  8867. </field>
  8868. <field>
  8869. <name>EXTI16_23</name>
  8870. <description>GPIO port selection</description>
  8871. <bitOffset>16</bitOffset>
  8872. <bitWidth>8</bitWidth>
  8873. </field>
  8874. <field>
  8875. <name>EXTI24_31</name>
  8876. <description>GPIO port selection</description>
  8877. <bitOffset>24</bitOffset>
  8878. <bitWidth>8</bitWidth>
  8879. </field>
  8880. </fields>
  8881. </register>
  8882. <register>
  8883. <name>IMR1</name>
  8884. <displayName>IMR1</displayName>
  8885. <description>EXTI CPU wakeup with interrupt mask
  8886. register</description>
  8887. <addressOffset>0x80</addressOffset>
  8888. <size>0x20</size>
  8889. <access>read-write</access>
  8890. <resetValue>0xFFF80000</resetValue>
  8891. <fields>
  8892. <field>
  8893. <name>IM0</name>
  8894. <description>CPU wakeup with interrupt mask on event
  8895. input</description>
  8896. <bitOffset>0</bitOffset>
  8897. <bitWidth>1</bitWidth>
  8898. </field>
  8899. <field>
  8900. <name>IM1</name>
  8901. <description>CPU wakeup with interrupt mask on event
  8902. input</description>
  8903. <bitOffset>1</bitOffset>
  8904. <bitWidth>1</bitWidth>
  8905. </field>
  8906. <field>
  8907. <name>IM2</name>
  8908. <description>CPU wakeup with interrupt mask on event
  8909. input</description>
  8910. <bitOffset>2</bitOffset>
  8911. <bitWidth>1</bitWidth>
  8912. </field>
  8913. <field>
  8914. <name>IM3</name>
  8915. <description>CPU wakeup with interrupt mask on event
  8916. input</description>
  8917. <bitOffset>3</bitOffset>
  8918. <bitWidth>1</bitWidth>
  8919. </field>
  8920. <field>
  8921. <name>IM4</name>
  8922. <description>CPU wakeup with interrupt mask on event
  8923. input</description>
  8924. <bitOffset>4</bitOffset>
  8925. <bitWidth>1</bitWidth>
  8926. </field>
  8927. <field>
  8928. <name>IM5</name>
  8929. <description>CPU wakeup with interrupt mask on event
  8930. input</description>
  8931. <bitOffset>5</bitOffset>
  8932. <bitWidth>1</bitWidth>
  8933. </field>
  8934. <field>
  8935. <name>IM6</name>
  8936. <description>CPU wakeup with interrupt mask on event
  8937. input</description>
  8938. <bitOffset>6</bitOffset>
  8939. <bitWidth>1</bitWidth>
  8940. </field>
  8941. <field>
  8942. <name>IM7</name>
  8943. <description>CPU wakeup with interrupt mask on event
  8944. input</description>
  8945. <bitOffset>7</bitOffset>
  8946. <bitWidth>1</bitWidth>
  8947. </field>
  8948. <field>
  8949. <name>IM8</name>
  8950. <description>CPU wakeup with interrupt mask on event
  8951. input</description>
  8952. <bitOffset>8</bitOffset>
  8953. <bitWidth>1</bitWidth>
  8954. </field>
  8955. <field>
  8956. <name>IM9</name>
  8957. <description>CPU wakeup with interrupt mask on event
  8958. input</description>
  8959. <bitOffset>9</bitOffset>
  8960. <bitWidth>1</bitWidth>
  8961. </field>
  8962. <field>
  8963. <name>IM10</name>
  8964. <description>CPU wakeup with interrupt mask on event
  8965. input</description>
  8966. <bitOffset>10</bitOffset>
  8967. <bitWidth>1</bitWidth>
  8968. </field>
  8969. <field>
  8970. <name>IM11</name>
  8971. <description>CPU wakeup with interrupt mask on event
  8972. input</description>
  8973. <bitOffset>11</bitOffset>
  8974. <bitWidth>1</bitWidth>
  8975. </field>
  8976. <field>
  8977. <name>IM12</name>
  8978. <description>CPU wakeup with interrupt mask on event
  8979. input</description>
  8980. <bitOffset>12</bitOffset>
  8981. <bitWidth>1</bitWidth>
  8982. </field>
  8983. <field>
  8984. <name>IM13</name>
  8985. <description>CPU wakeup with interrupt mask on event
  8986. input</description>
  8987. <bitOffset>13</bitOffset>
  8988. <bitWidth>1</bitWidth>
  8989. </field>
  8990. <field>
  8991. <name>IM14</name>
  8992. <description>CPU wakeup with interrupt mask on event
  8993. input</description>
  8994. <bitOffset>14</bitOffset>
  8995. <bitWidth>1</bitWidth>
  8996. </field>
  8997. <field>
  8998. <name>IM15</name>
  8999. <description>CPU wakeup with interrupt mask on event
  9000. input</description>
  9001. <bitOffset>15</bitOffset>
  9002. <bitWidth>1</bitWidth>
  9003. </field>
  9004. <field>
  9005. <name>IM16</name>
  9006. <description>CPU wakeup with interrupt mask on event
  9007. input</description>
  9008. <bitOffset>16</bitOffset>
  9009. <bitWidth>1</bitWidth>
  9010. </field>
  9011. <field>
  9012. <name>IM19</name>
  9013. <description>CPU wakeup with interrupt mask on event
  9014. input</description>
  9015. <bitOffset>19</bitOffset>
  9016. <bitWidth>1</bitWidth>
  9017. </field>
  9018. <field>
  9019. <name>IM20</name>
  9020. <description>CPU wakeup with interrupt mask on event
  9021. input</description>
  9022. <bitOffset>20</bitOffset>
  9023. <bitWidth>1</bitWidth>
  9024. </field>
  9025. <field>
  9026. <name>IM21</name>
  9027. <description>CPU wakeup with interrupt mask on event
  9028. input</description>
  9029. <bitOffset>21</bitOffset>
  9030. <bitWidth>1</bitWidth>
  9031. </field>
  9032. <field>
  9033. <name>IM22</name>
  9034. <description>CPU wakeup with interrupt mask on event
  9035. input</description>
  9036. <bitOffset>22</bitOffset>
  9037. <bitWidth>1</bitWidth>
  9038. </field>
  9039. <field>
  9040. <name>IM23</name>
  9041. <description>CPU wakeup with interrupt mask on event
  9042. input</description>
  9043. <bitOffset>23</bitOffset>
  9044. <bitWidth>1</bitWidth>
  9045. </field>
  9046. <field>
  9047. <name>IM24</name>
  9048. <description>CPU wakeup with interrupt mask on event
  9049. input</description>
  9050. <bitOffset>24</bitOffset>
  9051. <bitWidth>1</bitWidth>
  9052. </field>
  9053. <field>
  9054. <name>IM25</name>
  9055. <description>CPU wakeup with interrupt mask on event
  9056. input</description>
  9057. <bitOffset>25</bitOffset>
  9058. <bitWidth>1</bitWidth>
  9059. </field>
  9060. <field>
  9061. <name>IM26</name>
  9062. <description>CPU wakeup with interrupt mask on event
  9063. input</description>
  9064. <bitOffset>26</bitOffset>
  9065. <bitWidth>1</bitWidth>
  9066. </field>
  9067. <field>
  9068. <name>IM28</name>
  9069. <description>CPU wakeup with interrupt mask on event
  9070. input</description>
  9071. <bitOffset>28</bitOffset>
  9072. <bitWidth>1</bitWidth>
  9073. </field>
  9074. <field>
  9075. <name>IM29</name>
  9076. <description>CPU wakeup with interrupt mask on event
  9077. input</description>
  9078. <bitOffset>29</bitOffset>
  9079. <bitWidth>1</bitWidth>
  9080. </field>
  9081. <field>
  9082. <name>IM30</name>
  9083. <description>CPU wakeup with interrupt mask on event
  9084. input</description>
  9085. <bitOffset>30</bitOffset>
  9086. <bitWidth>1</bitWidth>
  9087. </field>
  9088. <field>
  9089. <name>IM31</name>
  9090. <description>CPU wakeup with interrupt mask on event
  9091. input</description>
  9092. <bitOffset>31</bitOffset>
  9093. <bitWidth>1</bitWidth>
  9094. </field>
  9095. </fields>
  9096. </register>
  9097. <register>
  9098. <name>EMR1</name>
  9099. <displayName>EMR1</displayName>
  9100. <description>EXTI CPU wakeup with event mask
  9101. register</description>
  9102. <addressOffset>0x84</addressOffset>
  9103. <size>0x20</size>
  9104. <access>read-write</access>
  9105. <resetValue>0x00000000</resetValue>
  9106. <fields>
  9107. <field>
  9108. <name>EM0</name>
  9109. <description>CPU wakeup with event mask on event
  9110. input</description>
  9111. <bitOffset>0</bitOffset>
  9112. <bitWidth>1</bitWidth>
  9113. </field>
  9114. <field>
  9115. <name>EM1</name>
  9116. <description>CPU wakeup with event mask on event
  9117. input</description>
  9118. <bitOffset>1</bitOffset>
  9119. <bitWidth>1</bitWidth>
  9120. </field>
  9121. <field>
  9122. <name>EM2</name>
  9123. <description>CPU wakeup with event mask on event
  9124. input</description>
  9125. <bitOffset>2</bitOffset>
  9126. <bitWidth>1</bitWidth>
  9127. </field>
  9128. <field>
  9129. <name>EM3</name>
  9130. <description>CPU wakeup with event mask on event
  9131. input</description>
  9132. <bitOffset>3</bitOffset>
  9133. <bitWidth>1</bitWidth>
  9134. </field>
  9135. <field>
  9136. <name>EM4</name>
  9137. <description>CPU wakeup with event mask on event
  9138. input</description>
  9139. <bitOffset>4</bitOffset>
  9140. <bitWidth>1</bitWidth>
  9141. </field>
  9142. <field>
  9143. <name>EM5</name>
  9144. <description>CPU wakeup with event mask on event
  9145. input</description>
  9146. <bitOffset>5</bitOffset>
  9147. <bitWidth>1</bitWidth>
  9148. </field>
  9149. <field>
  9150. <name>EM6</name>
  9151. <description>CPU wakeup with event mask on event
  9152. input</description>
  9153. <bitOffset>6</bitOffset>
  9154. <bitWidth>1</bitWidth>
  9155. </field>
  9156. <field>
  9157. <name>EM7</name>
  9158. <description>CPU wakeup with event mask on event
  9159. input</description>
  9160. <bitOffset>7</bitOffset>
  9161. <bitWidth>1</bitWidth>
  9162. </field>
  9163. <field>
  9164. <name>EM8</name>
  9165. <description>CPU wakeup with event mask on event
  9166. input</description>
  9167. <bitOffset>8</bitOffset>
  9168. <bitWidth>1</bitWidth>
  9169. </field>
  9170. <field>
  9171. <name>EM9</name>
  9172. <description>CPU wakeup with event mask on event
  9173. input</description>
  9174. <bitOffset>9</bitOffset>
  9175. <bitWidth>1</bitWidth>
  9176. </field>
  9177. <field>
  9178. <name>EM10</name>
  9179. <description>CPU wakeup with event mask on event
  9180. input</description>
  9181. <bitOffset>10</bitOffset>
  9182. <bitWidth>1</bitWidth>
  9183. </field>
  9184. <field>
  9185. <name>EM11</name>
  9186. <description>CPU wakeup with event mask on event
  9187. input</description>
  9188. <bitOffset>11</bitOffset>
  9189. <bitWidth>1</bitWidth>
  9190. </field>
  9191. <field>
  9192. <name>EM12</name>
  9193. <description>CPU wakeup with event mask on event
  9194. input</description>
  9195. <bitOffset>12</bitOffset>
  9196. <bitWidth>1</bitWidth>
  9197. </field>
  9198. <field>
  9199. <name>EM13</name>
  9200. <description>CPU wakeup with event mask on event
  9201. input</description>
  9202. <bitOffset>13</bitOffset>
  9203. <bitWidth>1</bitWidth>
  9204. </field>
  9205. <field>
  9206. <name>EM14</name>
  9207. <description>CPU wakeup with event mask on event
  9208. input</description>
  9209. <bitOffset>14</bitOffset>
  9210. <bitWidth>1</bitWidth>
  9211. </field>
  9212. <field>
  9213. <name>EM15</name>
  9214. <description>CPU wakeup with event mask on event
  9215. input</description>
  9216. <bitOffset>15</bitOffset>
  9217. <bitWidth>1</bitWidth>
  9218. </field>
  9219. <field>
  9220. <name>EM16</name>
  9221. <description>CPU wakeup with event mask on event
  9222. input</description>
  9223. <bitOffset>16</bitOffset>
  9224. <bitWidth>1</bitWidth>
  9225. </field>
  9226. <field>
  9227. <name>EM19</name>
  9228. <description>CPU wakeup with event mask on event
  9229. input</description>
  9230. <bitOffset>19</bitOffset>
  9231. <bitWidth>1</bitWidth>
  9232. </field>
  9233. <field>
  9234. <name>EM21</name>
  9235. <description>CPU wakeup with event mask on event
  9236. input</description>
  9237. <bitOffset>21</bitOffset>
  9238. <bitWidth>1</bitWidth>
  9239. </field>
  9240. <field>
  9241. <name>EM23</name>
  9242. <description>CPU wakeup with event mask on event
  9243. input</description>
  9244. <bitOffset>23</bitOffset>
  9245. <bitWidth>1</bitWidth>
  9246. </field>
  9247. <field>
  9248. <name>EM25</name>
  9249. <description>CPU wakeup with event mask on event
  9250. input</description>
  9251. <bitOffset>25</bitOffset>
  9252. <bitWidth>1</bitWidth>
  9253. </field>
  9254. <field>
  9255. <name>EM26</name>
  9256. <description>CPU wakeup with event mask on event
  9257. input</description>
  9258. <bitOffset>26</bitOffset>
  9259. <bitWidth>1</bitWidth>
  9260. </field>
  9261. <field>
  9262. <name>EM28</name>
  9263. <description>CPU wakeup with event mask on event
  9264. input</description>
  9265. <bitOffset>28</bitOffset>
  9266. <bitWidth>1</bitWidth>
  9267. </field>
  9268. <field>
  9269. <name>EM29</name>
  9270. <description>CPU wakeup with event mask on event
  9271. input</description>
  9272. <bitOffset>29</bitOffset>
  9273. <bitWidth>1</bitWidth>
  9274. </field>
  9275. <field>
  9276. <name>EM30</name>
  9277. <description>CPU wakeup with event mask on event
  9278. input</description>
  9279. <bitOffset>30</bitOffset>
  9280. <bitWidth>1</bitWidth>
  9281. </field>
  9282. <field>
  9283. <name>EM31</name>
  9284. <description>CPU wakeup with event mask on event
  9285. input</description>
  9286. <bitOffset>31</bitOffset>
  9287. <bitWidth>1</bitWidth>
  9288. </field>
  9289. </fields>
  9290. </register>
  9291. </registers>
  9292. </peripheral>
  9293. <peripheral>
  9294. <name>TIM16</name>
  9295. <description>General purpose timers</description>
  9296. <groupName>TIM</groupName>
  9297. <baseAddress>0x40014400</baseAddress>
  9298. <addressBlock>
  9299. <offset>0x0</offset>
  9300. <size>0x400</size>
  9301. <usage>registers</usage>
  9302. </addressBlock>
  9303. <interrupt>
  9304. <name>TIM16</name>
  9305. <description>TIM16 global interrupt</description>
  9306. <value>21</value>
  9307. </interrupt>
  9308. <registers>
  9309. <register>
  9310. <name>CR1</name>
  9311. <displayName>CR1</displayName>
  9312. <description>control register 1</description>
  9313. <addressOffset>0x0</addressOffset>
  9314. <size>0x20</size>
  9315. <access>read-write</access>
  9316. <resetValue>0x0000</resetValue>
  9317. <fields>
  9318. <field>
  9319. <name>CEN</name>
  9320. <description>Counter enable</description>
  9321. <bitOffset>0</bitOffset>
  9322. <bitWidth>1</bitWidth>
  9323. </field>
  9324. <field>
  9325. <name>UDIS</name>
  9326. <description>Update disable</description>
  9327. <bitOffset>1</bitOffset>
  9328. <bitWidth>1</bitWidth>
  9329. </field>
  9330. <field>
  9331. <name>URS</name>
  9332. <description>Update request source</description>
  9333. <bitOffset>2</bitOffset>
  9334. <bitWidth>1</bitWidth>
  9335. </field>
  9336. <field>
  9337. <name>OPM</name>
  9338. <description>One-pulse mode</description>
  9339. <bitOffset>3</bitOffset>
  9340. <bitWidth>1</bitWidth>
  9341. </field>
  9342. <field>
  9343. <name>ARPE</name>
  9344. <description>Auto-reload preload enable</description>
  9345. <bitOffset>7</bitOffset>
  9346. <bitWidth>1</bitWidth>
  9347. </field>
  9348. <field>
  9349. <name>CKD</name>
  9350. <description>Clock division</description>
  9351. <bitOffset>8</bitOffset>
  9352. <bitWidth>2</bitWidth>
  9353. </field>
  9354. <field>
  9355. <name>UIFREMAP</name>
  9356. <description>UIF status bit remapping</description>
  9357. <bitOffset>11</bitOffset>
  9358. <bitWidth>1</bitWidth>
  9359. </field>
  9360. </fields>
  9361. </register>
  9362. <register>
  9363. <name>CR2</name>
  9364. <displayName>CR2</displayName>
  9365. <description>control register 2</description>
  9366. <addressOffset>0x4</addressOffset>
  9367. <size>0x20</size>
  9368. <access>read-write</access>
  9369. <resetValue>0x0000</resetValue>
  9370. <fields>
  9371. <field>
  9372. <name>OIS1N</name>
  9373. <description>Output Idle state 1</description>
  9374. <bitOffset>9</bitOffset>
  9375. <bitWidth>1</bitWidth>
  9376. </field>
  9377. <field>
  9378. <name>OIS1</name>
  9379. <description>Output Idle state 1</description>
  9380. <bitOffset>8</bitOffset>
  9381. <bitWidth>1</bitWidth>
  9382. </field>
  9383. <field>
  9384. <name>CCDS</name>
  9385. <description>Capture/compare DMA
  9386. selection</description>
  9387. <bitOffset>3</bitOffset>
  9388. <bitWidth>1</bitWidth>
  9389. </field>
  9390. <field>
  9391. <name>CCUS</name>
  9392. <description>Capture/compare control update
  9393. selection</description>
  9394. <bitOffset>2</bitOffset>
  9395. <bitWidth>1</bitWidth>
  9396. </field>
  9397. <field>
  9398. <name>CCPC</name>
  9399. <description>Capture/compare preloaded
  9400. control</description>
  9401. <bitOffset>0</bitOffset>
  9402. <bitWidth>1</bitWidth>
  9403. </field>
  9404. </fields>
  9405. </register>
  9406. <register>
  9407. <name>DIER</name>
  9408. <displayName>DIER</displayName>
  9409. <description>DMA/Interrupt enable register</description>
  9410. <addressOffset>0xC</addressOffset>
  9411. <size>0x20</size>
  9412. <access>read-write</access>
  9413. <resetValue>0x0000</resetValue>
  9414. <fields>
  9415. <field>
  9416. <name>COMDE</name>
  9417. <description>COM DMA request enable</description>
  9418. <bitOffset>13</bitOffset>
  9419. <bitWidth>1</bitWidth>
  9420. </field>
  9421. <field>
  9422. <name>CC1DE</name>
  9423. <description>Capture/Compare 1 DMA request
  9424. enable</description>
  9425. <bitOffset>9</bitOffset>
  9426. <bitWidth>1</bitWidth>
  9427. </field>
  9428. <field>
  9429. <name>UDE</name>
  9430. <description>Update DMA request enable</description>
  9431. <bitOffset>8</bitOffset>
  9432. <bitWidth>1</bitWidth>
  9433. </field>
  9434. <field>
  9435. <name>BIE</name>
  9436. <description>Break interrupt enable</description>
  9437. <bitOffset>7</bitOffset>
  9438. <bitWidth>1</bitWidth>
  9439. </field>
  9440. <field>
  9441. <name>COMIE</name>
  9442. <description>COM interrupt enable</description>
  9443. <bitOffset>5</bitOffset>
  9444. <bitWidth>1</bitWidth>
  9445. </field>
  9446. <field>
  9447. <name>CC1IE</name>
  9448. <description>Capture/Compare 1 interrupt
  9449. enable</description>
  9450. <bitOffset>1</bitOffset>
  9451. <bitWidth>1</bitWidth>
  9452. </field>
  9453. <field>
  9454. <name>UIE</name>
  9455. <description>Update interrupt enable</description>
  9456. <bitOffset>0</bitOffset>
  9457. <bitWidth>1</bitWidth>
  9458. </field>
  9459. </fields>
  9460. </register>
  9461. <register>
  9462. <name>SR</name>
  9463. <displayName>SR</displayName>
  9464. <description>status register</description>
  9465. <addressOffset>0x10</addressOffset>
  9466. <size>0x20</size>
  9467. <access>read-write</access>
  9468. <resetValue>0x0000</resetValue>
  9469. <fields>
  9470. <field>
  9471. <name>CC1OF</name>
  9472. <description>Capture/Compare 1 overcapture
  9473. flag</description>
  9474. <bitOffset>9</bitOffset>
  9475. <bitWidth>1</bitWidth>
  9476. </field>
  9477. <field>
  9478. <name>BIF</name>
  9479. <description>Break interrupt flag</description>
  9480. <bitOffset>7</bitOffset>
  9481. <bitWidth>1</bitWidth>
  9482. </field>
  9483. <field>
  9484. <name>COMIF</name>
  9485. <description>COM interrupt flag</description>
  9486. <bitOffset>5</bitOffset>
  9487. <bitWidth>1</bitWidth>
  9488. </field>
  9489. <field>
  9490. <name>CC1IF</name>
  9491. <description>Capture/compare 1 interrupt
  9492. flag</description>
  9493. <bitOffset>1</bitOffset>
  9494. <bitWidth>1</bitWidth>
  9495. </field>
  9496. <field>
  9497. <name>UIF</name>
  9498. <description>Update interrupt flag</description>
  9499. <bitOffset>0</bitOffset>
  9500. <bitWidth>1</bitWidth>
  9501. </field>
  9502. </fields>
  9503. </register>
  9504. <register>
  9505. <name>EGR</name>
  9506. <displayName>EGR</displayName>
  9507. <description>event generation register</description>
  9508. <addressOffset>0x14</addressOffset>
  9509. <size>0x20</size>
  9510. <access>write-only</access>
  9511. <resetValue>0x0000</resetValue>
  9512. <fields>
  9513. <field>
  9514. <name>BG</name>
  9515. <description>Break generation</description>
  9516. <bitOffset>7</bitOffset>
  9517. <bitWidth>1</bitWidth>
  9518. </field>
  9519. <field>
  9520. <name>COMG</name>
  9521. <description>Capture/Compare control update
  9522. generation</description>
  9523. <bitOffset>5</bitOffset>
  9524. <bitWidth>1</bitWidth>
  9525. </field>
  9526. <field>
  9527. <name>CC1G</name>
  9528. <description>Capture/compare 1
  9529. generation</description>
  9530. <bitOffset>1</bitOffset>
  9531. <bitWidth>1</bitWidth>
  9532. </field>
  9533. <field>
  9534. <name>UG</name>
  9535. <description>Update generation</description>
  9536. <bitOffset>0</bitOffset>
  9537. <bitWidth>1</bitWidth>
  9538. </field>
  9539. </fields>
  9540. </register>
  9541. <register>
  9542. <name>CCMR1_Output</name>
  9543. <displayName>CCMR1_Output</displayName>
  9544. <description>capture/compare mode register (output
  9545. mode)</description>
  9546. <addressOffset>0x18</addressOffset>
  9547. <size>0x20</size>
  9548. <access>read-write</access>
  9549. <resetValue>0x00000000</resetValue>
  9550. <fields>
  9551. <field>
  9552. <name>OC1M_2</name>
  9553. <description>Output Compare 1 mode</description>
  9554. <bitOffset>16</bitOffset>
  9555. <bitWidth>1</bitWidth>
  9556. </field>
  9557. <field>
  9558. <name>OC1M</name>
  9559. <description>Output Compare 1 mode</description>
  9560. <bitOffset>4</bitOffset>
  9561. <bitWidth>3</bitWidth>
  9562. </field>
  9563. <field>
  9564. <name>OC1PE</name>
  9565. <description>Output Compare 1 preload
  9566. enable</description>
  9567. <bitOffset>3</bitOffset>
  9568. <bitWidth>1</bitWidth>
  9569. </field>
  9570. <field>
  9571. <name>OC1FE</name>
  9572. <description>Output Compare 1 fast
  9573. enable</description>
  9574. <bitOffset>2</bitOffset>
  9575. <bitWidth>1</bitWidth>
  9576. </field>
  9577. <field>
  9578. <name>CC1S</name>
  9579. <description>Capture/Compare 1
  9580. selection</description>
  9581. <bitOffset>0</bitOffset>
  9582. <bitWidth>2</bitWidth>
  9583. </field>
  9584. </fields>
  9585. </register>
  9586. <register>
  9587. <name>CCMR1_Input</name>
  9588. <displayName>CCMR1_Input</displayName>
  9589. <description>capture/compare mode register 1 (input
  9590. mode)</description>
  9591. <alternateRegister>CCMR1_Output</alternateRegister>
  9592. <addressOffset>0x18</addressOffset>
  9593. <size>0x20</size>
  9594. <access>read-write</access>
  9595. <resetValue>0x00000000</resetValue>
  9596. <fields>
  9597. <field>
  9598. <name>IC1F</name>
  9599. <description>Input capture 1 filter</description>
  9600. <bitOffset>4</bitOffset>
  9601. <bitWidth>4</bitWidth>
  9602. </field>
  9603. <field>
  9604. <name>IC1PSC</name>
  9605. <description>Input capture 1 prescaler</description>
  9606. <bitOffset>2</bitOffset>
  9607. <bitWidth>2</bitWidth>
  9608. </field>
  9609. <field>
  9610. <name>CC1S</name>
  9611. <description>Capture/Compare 1
  9612. selection</description>
  9613. <bitOffset>0</bitOffset>
  9614. <bitWidth>2</bitWidth>
  9615. </field>
  9616. </fields>
  9617. </register>
  9618. <register>
  9619. <name>CCER</name>
  9620. <displayName>CCER</displayName>
  9621. <description>capture/compare enable
  9622. register</description>
  9623. <addressOffset>0x20</addressOffset>
  9624. <size>0x20</size>
  9625. <access>read-write</access>
  9626. <resetValue>0x0000</resetValue>
  9627. <fields>
  9628. <field>
  9629. <name>CC1NP</name>
  9630. <description>Capture/Compare 1 output
  9631. Polarity</description>
  9632. <bitOffset>3</bitOffset>
  9633. <bitWidth>1</bitWidth>
  9634. </field>
  9635. <field>
  9636. <name>CC1NE</name>
  9637. <description>Capture/Compare 1 complementary output
  9638. enable</description>
  9639. <bitOffset>2</bitOffset>
  9640. <bitWidth>1</bitWidth>
  9641. </field>
  9642. <field>
  9643. <name>CC1P</name>
  9644. <description>Capture/Compare 1 output
  9645. Polarity</description>
  9646. <bitOffset>1</bitOffset>
  9647. <bitWidth>1</bitWidth>
  9648. </field>
  9649. <field>
  9650. <name>CC1E</name>
  9651. <description>Capture/Compare 1 output
  9652. enable</description>
  9653. <bitOffset>0</bitOffset>
  9654. <bitWidth>1</bitWidth>
  9655. </field>
  9656. </fields>
  9657. </register>
  9658. <register>
  9659. <name>CNT</name>
  9660. <displayName>CNT</displayName>
  9661. <description>counter</description>
  9662. <addressOffset>0x24</addressOffset>
  9663. <size>0x20</size>
  9664. <resetValue>0x00000000</resetValue>
  9665. <fields>
  9666. <field>
  9667. <name>CNT</name>
  9668. <description>counter value</description>
  9669. <bitOffset>0</bitOffset>
  9670. <bitWidth>16</bitWidth>
  9671. <access>read-write</access>
  9672. </field>
  9673. <field>
  9674. <name>UIFCPY</name>
  9675. <description>UIF Copy</description>
  9676. <bitOffset>31</bitOffset>
  9677. <bitWidth>1</bitWidth>
  9678. <access>read-only</access>
  9679. </field>
  9680. </fields>
  9681. </register>
  9682. <register>
  9683. <name>PSC</name>
  9684. <displayName>PSC</displayName>
  9685. <description>prescaler</description>
  9686. <addressOffset>0x28</addressOffset>
  9687. <size>0x20</size>
  9688. <access>read-write</access>
  9689. <resetValue>0x0000</resetValue>
  9690. <fields>
  9691. <field>
  9692. <name>PSC</name>
  9693. <description>Prescaler value</description>
  9694. <bitOffset>0</bitOffset>
  9695. <bitWidth>16</bitWidth>
  9696. </field>
  9697. </fields>
  9698. </register>
  9699. <register>
  9700. <name>ARR</name>
  9701. <displayName>ARR</displayName>
  9702. <description>auto-reload register</description>
  9703. <addressOffset>0x2C</addressOffset>
  9704. <size>0x20</size>
  9705. <access>read-write</access>
  9706. <resetValue>0x00000000</resetValue>
  9707. <fields>
  9708. <field>
  9709. <name>ARR</name>
  9710. <description>Auto-reload value</description>
  9711. <bitOffset>0</bitOffset>
  9712. <bitWidth>16</bitWidth>
  9713. </field>
  9714. </fields>
  9715. </register>
  9716. <register>
  9717. <name>RCR</name>
  9718. <displayName>RCR</displayName>
  9719. <description>repetition counter register</description>
  9720. <addressOffset>0x30</addressOffset>
  9721. <size>0x20</size>
  9722. <access>read-write</access>
  9723. <resetValue>0x0000</resetValue>
  9724. <fields>
  9725. <field>
  9726. <name>REP</name>
  9727. <description>Repetition counter value</description>
  9728. <bitOffset>0</bitOffset>
  9729. <bitWidth>8</bitWidth>
  9730. </field>
  9731. </fields>
  9732. </register>
  9733. <register>
  9734. <name>CCR1</name>
  9735. <displayName>CCR1</displayName>
  9736. <description>capture/compare register 1</description>
  9737. <addressOffset>0x34</addressOffset>
  9738. <size>0x20</size>
  9739. <access>read-write</access>
  9740. <resetValue>0x00000000</resetValue>
  9741. <fields>
  9742. <field>
  9743. <name>CCR1</name>
  9744. <description>Capture/Compare 1 value</description>
  9745. <bitOffset>0</bitOffset>
  9746. <bitWidth>16</bitWidth>
  9747. </field>
  9748. </fields>
  9749. </register>
  9750. <register>
  9751. <name>BDTR</name>
  9752. <displayName>BDTR</displayName>
  9753. <description>break and dead-time register</description>
  9754. <addressOffset>0x44</addressOffset>
  9755. <size>0x20</size>
  9756. <access>read-write</access>
  9757. <resetValue>0x0000</resetValue>
  9758. <fields>
  9759. <field>
  9760. <name>DTG</name>
  9761. <description>Dead-time generator setup</description>
  9762. <bitOffset>0</bitOffset>
  9763. <bitWidth>8</bitWidth>
  9764. </field>
  9765. <field>
  9766. <name>LOCK</name>
  9767. <description>Lock configuration</description>
  9768. <bitOffset>8</bitOffset>
  9769. <bitWidth>2</bitWidth>
  9770. </field>
  9771. <field>
  9772. <name>OSSI</name>
  9773. <description>Off-state selection for Idle
  9774. mode</description>
  9775. <bitOffset>10</bitOffset>
  9776. <bitWidth>1</bitWidth>
  9777. </field>
  9778. <field>
  9779. <name>OSSR</name>
  9780. <description>Off-state selection for Run
  9781. mode</description>
  9782. <bitOffset>11</bitOffset>
  9783. <bitWidth>1</bitWidth>
  9784. </field>
  9785. <field>
  9786. <name>BKE</name>
  9787. <description>Break enable</description>
  9788. <bitOffset>12</bitOffset>
  9789. <bitWidth>1</bitWidth>
  9790. </field>
  9791. <field>
  9792. <name>BKP</name>
  9793. <description>Break polarity</description>
  9794. <bitOffset>13</bitOffset>
  9795. <bitWidth>1</bitWidth>
  9796. </field>
  9797. <field>
  9798. <name>AOE</name>
  9799. <description>Automatic output enable</description>
  9800. <bitOffset>14</bitOffset>
  9801. <bitWidth>1</bitWidth>
  9802. </field>
  9803. <field>
  9804. <name>MOE</name>
  9805. <description>Main output enable</description>
  9806. <bitOffset>15</bitOffset>
  9807. <bitWidth>1</bitWidth>
  9808. </field>
  9809. <field>
  9810. <name>BKF</name>
  9811. <description>Break filter</description>
  9812. <bitOffset>16</bitOffset>
  9813. <bitWidth>4</bitWidth>
  9814. </field>
  9815. <field>
  9816. <name>BKDSRM</name>
  9817. <description>Break Disarm</description>
  9818. <bitOffset>26</bitOffset>
  9819. <bitWidth>1</bitWidth>
  9820. </field>
  9821. <field>
  9822. <name>BKBID</name>
  9823. <description>Break Bidirectional</description>
  9824. <bitOffset>28</bitOffset>
  9825. <bitWidth>1</bitWidth>
  9826. </field>
  9827. </fields>
  9828. </register>
  9829. <register>
  9830. <name>DCR</name>
  9831. <displayName>DCR</displayName>
  9832. <description>DMA control register</description>
  9833. <addressOffset>0x48</addressOffset>
  9834. <size>0x20</size>
  9835. <access>read-write</access>
  9836. <resetValue>0x0000</resetValue>
  9837. <fields>
  9838. <field>
  9839. <name>DBL</name>
  9840. <description>DMA burst length</description>
  9841. <bitOffset>8</bitOffset>
  9842. <bitWidth>5</bitWidth>
  9843. </field>
  9844. <field>
  9845. <name>DBA</name>
  9846. <description>DMA base address</description>
  9847. <bitOffset>0</bitOffset>
  9848. <bitWidth>5</bitWidth>
  9849. </field>
  9850. </fields>
  9851. </register>
  9852. <register>
  9853. <name>DMAR</name>
  9854. <displayName>DMAR</displayName>
  9855. <description>DMA address for full transfer</description>
  9856. <addressOffset>0x4C</addressOffset>
  9857. <size>0x20</size>
  9858. <access>read-write</access>
  9859. <resetValue>0x0000</resetValue>
  9860. <fields>
  9861. <field>
  9862. <name>DMAB</name>
  9863. <description>DMA register for burst
  9864. accesses</description>
  9865. <bitOffset>0</bitOffset>
  9866. <bitWidth>16</bitWidth>
  9867. </field>
  9868. </fields>
  9869. </register>
  9870. <register>
  9871. <name>AF1</name>
  9872. <displayName>AF1</displayName>
  9873. <description>TIM17 option register 1</description>
  9874. <addressOffset>0x60</addressOffset>
  9875. <size>0x20</size>
  9876. <access>read-write</access>
  9877. <resetValue>0x0000</resetValue>
  9878. <fields>
  9879. <field>
  9880. <name>BKINE</name>
  9881. <description>BRK BKIN input enable</description>
  9882. <bitOffset>0</bitOffset>
  9883. <bitWidth>1</bitWidth>
  9884. </field>
  9885. <field>
  9886. <name>BKCMP1E</name>
  9887. <description>BRK COMP1 enable</description>
  9888. <bitOffset>1</bitOffset>
  9889. <bitWidth>1</bitWidth>
  9890. </field>
  9891. <field>
  9892. <name>BKCMP2E</name>
  9893. <description>BRK COMP2 enable</description>
  9894. <bitOffset>2</bitOffset>
  9895. <bitWidth>1</bitWidth>
  9896. </field>
  9897. <field>
  9898. <name>BKDFBK1E</name>
  9899. <description>BRK DFSDM_BREAK1 enable</description>
  9900. <bitOffset>8</bitOffset>
  9901. <bitWidth>1</bitWidth>
  9902. </field>
  9903. <field>
  9904. <name>BKINP</name>
  9905. <description>BRK BKIN input polarity</description>
  9906. <bitOffset>9</bitOffset>
  9907. <bitWidth>1</bitWidth>
  9908. </field>
  9909. <field>
  9910. <name>BKCMP1P</name>
  9911. <description>BRK COMP1 input polarity</description>
  9912. <bitOffset>10</bitOffset>
  9913. <bitWidth>1</bitWidth>
  9914. </field>
  9915. <field>
  9916. <name>BKCMP2P</name>
  9917. <description>BRK COMP2 input polarit</description>
  9918. <bitOffset>11</bitOffset>
  9919. <bitWidth>1</bitWidth>
  9920. </field>
  9921. </fields>
  9922. </register>
  9923. <register>
  9924. <name>TISEL</name>
  9925. <displayName>TISEL</displayName>
  9926. <description>input selection register</description>
  9927. <addressOffset>0x68</addressOffset>
  9928. <size>0x20</size>
  9929. <access>read-write</access>
  9930. <resetValue>0x0000</resetValue>
  9931. <fields>
  9932. <field>
  9933. <name>TI1SEL</name>
  9934. <description>selects input</description>
  9935. <bitOffset>0</bitOffset>
  9936. <bitWidth>4</bitWidth>
  9937. </field>
  9938. </fields>
  9939. </register>
  9940. </registers>
  9941. </peripheral>
  9942. <peripheral derivedFrom="TIM16">
  9943. <name>TIM17</name>
  9944. <baseAddress>0x40014800</baseAddress>
  9945. <interrupt>
  9946. <name>TIM17</name>
  9947. <description>TIM17 global interrupt</description>
  9948. <value>22</value>
  9949. </interrupt>
  9950. </peripheral>
  9951. <peripheral>
  9952. <name>USART1</name>
  9953. <description>Universal synchronous asynchronous receiver
  9954. transmitter</description>
  9955. <groupName>USART</groupName>
  9956. <baseAddress>0x40013800</baseAddress>
  9957. <addressBlock>
  9958. <offset>0x0</offset>
  9959. <size>0x400</size>
  9960. <usage>registers</usage>
  9961. </addressBlock>
  9962. <interrupt>
  9963. <name>USART1</name>
  9964. <description>USART1 global interrupt</description>
  9965. <value>27</value>
  9966. </interrupt>
  9967. <registers>
  9968. <register>
  9969. <name>CR1</name>
  9970. <displayName>CR1</displayName>
  9971. <description>Control register 1</description>
  9972. <addressOffset>0x0</addressOffset>
  9973. <size>0x20</size>
  9974. <access>read-write</access>
  9975. <resetValue>0x0000</resetValue>
  9976. <fields>
  9977. <field>
  9978. <name>RXFFIE</name>
  9979. <description>RXFIFO Full interrupt
  9980. enable</description>
  9981. <bitOffset>31</bitOffset>
  9982. <bitWidth>1</bitWidth>
  9983. </field>
  9984. <field>
  9985. <name>TXFEIE</name>
  9986. <description>TXFIFO empty interrupt
  9987. enable</description>
  9988. <bitOffset>30</bitOffset>
  9989. <bitWidth>1</bitWidth>
  9990. </field>
  9991. <field>
  9992. <name>FIFOEN</name>
  9993. <description>FIFO mode enable</description>
  9994. <bitOffset>29</bitOffset>
  9995. <bitWidth>1</bitWidth>
  9996. </field>
  9997. <field>
  9998. <name>M1</name>
  9999. <description>Word length</description>
  10000. <bitOffset>28</bitOffset>
  10001. <bitWidth>1</bitWidth>
  10002. </field>
  10003. <field>
  10004. <name>EOBIE</name>
  10005. <description>End of Block interrupt
  10006. enable</description>
  10007. <bitOffset>27</bitOffset>
  10008. <bitWidth>1</bitWidth>
  10009. </field>
  10010. <field>
  10011. <name>RTOIE</name>
  10012. <description>Receiver timeout interrupt
  10013. enable</description>
  10014. <bitOffset>26</bitOffset>
  10015. <bitWidth>1</bitWidth>
  10016. </field>
  10017. <field>
  10018. <name>DEAT</name>
  10019. <description>DEAT</description>
  10020. <bitOffset>21</bitOffset>
  10021. <bitWidth>5</bitWidth>
  10022. </field>
  10023. <field>
  10024. <name>DEDT</name>
  10025. <description>DEDT</description>
  10026. <bitOffset>16</bitOffset>
  10027. <bitWidth>5</bitWidth>
  10028. </field>
  10029. <field>
  10030. <name>OVER8</name>
  10031. <description>Oversampling mode</description>
  10032. <bitOffset>15</bitOffset>
  10033. <bitWidth>1</bitWidth>
  10034. </field>
  10035. <field>
  10036. <name>CMIE</name>
  10037. <description>Character match interrupt
  10038. enable</description>
  10039. <bitOffset>14</bitOffset>
  10040. <bitWidth>1</bitWidth>
  10041. </field>
  10042. <field>
  10043. <name>MME</name>
  10044. <description>Mute mode enable</description>
  10045. <bitOffset>13</bitOffset>
  10046. <bitWidth>1</bitWidth>
  10047. </field>
  10048. <field>
  10049. <name>M0</name>
  10050. <description>Word length</description>
  10051. <bitOffset>12</bitOffset>
  10052. <bitWidth>1</bitWidth>
  10053. </field>
  10054. <field>
  10055. <name>WAKE</name>
  10056. <description>Receiver wakeup method</description>
  10057. <bitOffset>11</bitOffset>
  10058. <bitWidth>1</bitWidth>
  10059. </field>
  10060. <field>
  10061. <name>PCE</name>
  10062. <description>Parity control enable</description>
  10063. <bitOffset>10</bitOffset>
  10064. <bitWidth>1</bitWidth>
  10065. </field>
  10066. <field>
  10067. <name>PS</name>
  10068. <description>Parity selection</description>
  10069. <bitOffset>9</bitOffset>
  10070. <bitWidth>1</bitWidth>
  10071. </field>
  10072. <field>
  10073. <name>PEIE</name>
  10074. <description>PE interrupt enable</description>
  10075. <bitOffset>8</bitOffset>
  10076. <bitWidth>1</bitWidth>
  10077. </field>
  10078. <field>
  10079. <name>TXEIE</name>
  10080. <description>interrupt enable</description>
  10081. <bitOffset>7</bitOffset>
  10082. <bitWidth>1</bitWidth>
  10083. </field>
  10084. <field>
  10085. <name>TCIE</name>
  10086. <description>Transmission complete interrupt
  10087. enable</description>
  10088. <bitOffset>6</bitOffset>
  10089. <bitWidth>1</bitWidth>
  10090. </field>
  10091. <field>
  10092. <name>RXNEIE</name>
  10093. <description>RXNE interrupt enable</description>
  10094. <bitOffset>5</bitOffset>
  10095. <bitWidth>1</bitWidth>
  10096. </field>
  10097. <field>
  10098. <name>IDLEIE</name>
  10099. <description>IDLE interrupt enable</description>
  10100. <bitOffset>4</bitOffset>
  10101. <bitWidth>1</bitWidth>
  10102. </field>
  10103. <field>
  10104. <name>TE</name>
  10105. <description>Transmitter enable</description>
  10106. <bitOffset>3</bitOffset>
  10107. <bitWidth>1</bitWidth>
  10108. </field>
  10109. <field>
  10110. <name>RE</name>
  10111. <description>Receiver enable</description>
  10112. <bitOffset>2</bitOffset>
  10113. <bitWidth>1</bitWidth>
  10114. </field>
  10115. <field>
  10116. <name>UESM</name>
  10117. <description>USART enable in Stop mode</description>
  10118. <bitOffset>1</bitOffset>
  10119. <bitWidth>1</bitWidth>
  10120. </field>
  10121. <field>
  10122. <name>UE</name>
  10123. <description>USART enable</description>
  10124. <bitOffset>0</bitOffset>
  10125. <bitWidth>1</bitWidth>
  10126. </field>
  10127. </fields>
  10128. </register>
  10129. <register>
  10130. <name>CR2</name>
  10131. <displayName>CR2</displayName>
  10132. <description>Control register 2</description>
  10133. <addressOffset>0x4</addressOffset>
  10134. <size>0x20</size>
  10135. <access>read-write</access>
  10136. <resetValue>0x0000</resetValue>
  10137. <fields>
  10138. <field>
  10139. <name>ADD4_7</name>
  10140. <description>Address of the USART node</description>
  10141. <bitOffset>28</bitOffset>
  10142. <bitWidth>4</bitWidth>
  10143. </field>
  10144. <field>
  10145. <name>ADD0_3</name>
  10146. <description>Address of the USART node</description>
  10147. <bitOffset>24</bitOffset>
  10148. <bitWidth>4</bitWidth>
  10149. </field>
  10150. <field>
  10151. <name>RTOEN</name>
  10152. <description>Receiver timeout enable</description>
  10153. <bitOffset>23</bitOffset>
  10154. <bitWidth>1</bitWidth>
  10155. </field>
  10156. <field>
  10157. <name>ABRMOD</name>
  10158. <description>Auto baud rate mode</description>
  10159. <bitOffset>21</bitOffset>
  10160. <bitWidth>2</bitWidth>
  10161. </field>
  10162. <field>
  10163. <name>ABREN</name>
  10164. <description>Auto baud rate enable</description>
  10165. <bitOffset>20</bitOffset>
  10166. <bitWidth>1</bitWidth>
  10167. </field>
  10168. <field>
  10169. <name>MSBFIRST</name>
  10170. <description>Most significant bit first</description>
  10171. <bitOffset>19</bitOffset>
  10172. <bitWidth>1</bitWidth>
  10173. </field>
  10174. <field>
  10175. <name>TAINV</name>
  10176. <description>Binary data inversion</description>
  10177. <bitOffset>18</bitOffset>
  10178. <bitWidth>1</bitWidth>
  10179. </field>
  10180. <field>
  10181. <name>TXINV</name>
  10182. <description>TX pin active level
  10183. inversion</description>
  10184. <bitOffset>17</bitOffset>
  10185. <bitWidth>1</bitWidth>
  10186. </field>
  10187. <field>
  10188. <name>RXINV</name>
  10189. <description>RX pin active level
  10190. inversion</description>
  10191. <bitOffset>16</bitOffset>
  10192. <bitWidth>1</bitWidth>
  10193. </field>
  10194. <field>
  10195. <name>SWAP</name>
  10196. <description>Swap TX/RX pins</description>
  10197. <bitOffset>15</bitOffset>
  10198. <bitWidth>1</bitWidth>
  10199. </field>
  10200. <field>
  10201. <name>LINEN</name>
  10202. <description>LIN mode enable</description>
  10203. <bitOffset>14</bitOffset>
  10204. <bitWidth>1</bitWidth>
  10205. </field>
  10206. <field>
  10207. <name>STOP</name>
  10208. <description>STOP bits</description>
  10209. <bitOffset>12</bitOffset>
  10210. <bitWidth>2</bitWidth>
  10211. </field>
  10212. <field>
  10213. <name>CLKEN</name>
  10214. <description>Clock enable</description>
  10215. <bitOffset>11</bitOffset>
  10216. <bitWidth>1</bitWidth>
  10217. </field>
  10218. <field>
  10219. <name>CPOL</name>
  10220. <description>Clock polarity</description>
  10221. <bitOffset>10</bitOffset>
  10222. <bitWidth>1</bitWidth>
  10223. </field>
  10224. <field>
  10225. <name>CPHA</name>
  10226. <description>Clock phase</description>
  10227. <bitOffset>9</bitOffset>
  10228. <bitWidth>1</bitWidth>
  10229. </field>
  10230. <field>
  10231. <name>LBCL</name>
  10232. <description>Last bit clock pulse</description>
  10233. <bitOffset>8</bitOffset>
  10234. <bitWidth>1</bitWidth>
  10235. </field>
  10236. <field>
  10237. <name>LBDIE</name>
  10238. <description>LIN break detection interrupt
  10239. enable</description>
  10240. <bitOffset>6</bitOffset>
  10241. <bitWidth>1</bitWidth>
  10242. </field>
  10243. <field>
  10244. <name>LBDL</name>
  10245. <description>LIN break detection length</description>
  10246. <bitOffset>5</bitOffset>
  10247. <bitWidth>1</bitWidth>
  10248. </field>
  10249. <field>
  10250. <name>ADDM7</name>
  10251. <description>7-bit Address Detection/4-bit Address
  10252. Detection</description>
  10253. <bitOffset>4</bitOffset>
  10254. <bitWidth>1</bitWidth>
  10255. </field>
  10256. <field>
  10257. <name>DIS_NSS</name>
  10258. <description>When the DSI_NSS bit is set, the NSS pin
  10259. input will be ignored</description>
  10260. <bitOffset>3</bitOffset>
  10261. <bitWidth>1</bitWidth>
  10262. </field>
  10263. <field>
  10264. <name>SLVEN</name>
  10265. <description>Synchronous Slave mode
  10266. enable</description>
  10267. <bitOffset>0</bitOffset>
  10268. <bitWidth>1</bitWidth>
  10269. </field>
  10270. </fields>
  10271. </register>
  10272. <register>
  10273. <name>CR3</name>
  10274. <displayName>CR3</displayName>
  10275. <description>Control register 3</description>
  10276. <addressOffset>0x8</addressOffset>
  10277. <size>0x20</size>
  10278. <access>read-write</access>
  10279. <resetValue>0x0000</resetValue>
  10280. <fields>
  10281. <field>
  10282. <name>TXFTCFG</name>
  10283. <description>TXFIFO threshold
  10284. configuration</description>
  10285. <bitOffset>29</bitOffset>
  10286. <bitWidth>3</bitWidth>
  10287. </field>
  10288. <field>
  10289. <name>RXFTIE</name>
  10290. <description>RXFIFO threshold interrupt
  10291. enable</description>
  10292. <bitOffset>28</bitOffset>
  10293. <bitWidth>1</bitWidth>
  10294. </field>
  10295. <field>
  10296. <name>RXFTCFG</name>
  10297. <description>Receive FIFO threshold
  10298. configuration</description>
  10299. <bitOffset>25</bitOffset>
  10300. <bitWidth>3</bitWidth>
  10301. </field>
  10302. <field>
  10303. <name>TCBGTIE</name>
  10304. <description>Tr Complete before guard time, interrupt
  10305. enable</description>
  10306. <bitOffset>24</bitOffset>
  10307. <bitWidth>1</bitWidth>
  10308. </field>
  10309. <field>
  10310. <name>TXFTIE</name>
  10311. <description>threshold interrupt enable</description>
  10312. <bitOffset>23</bitOffset>
  10313. <bitWidth>1</bitWidth>
  10314. </field>
  10315. <field>
  10316. <name>WUFIE</name>
  10317. <description>Wakeup from Stop mode interrupt
  10318. enable</description>
  10319. <bitOffset>22</bitOffset>
  10320. <bitWidth>1</bitWidth>
  10321. </field>
  10322. <field>
  10323. <name>WUS</name>
  10324. <description>Wakeup from Stop mode interrupt flag
  10325. selection</description>
  10326. <bitOffset>20</bitOffset>
  10327. <bitWidth>2</bitWidth>
  10328. </field>
  10329. <field>
  10330. <name>SCARCNT</name>
  10331. <description>Smartcard auto-retry count</description>
  10332. <bitOffset>17</bitOffset>
  10333. <bitWidth>3</bitWidth>
  10334. </field>
  10335. <field>
  10336. <name>DEP</name>
  10337. <description>Driver enable polarity
  10338. selection</description>
  10339. <bitOffset>15</bitOffset>
  10340. <bitWidth>1</bitWidth>
  10341. </field>
  10342. <field>
  10343. <name>DEM</name>
  10344. <description>Driver enable mode</description>
  10345. <bitOffset>14</bitOffset>
  10346. <bitWidth>1</bitWidth>
  10347. </field>
  10348. <field>
  10349. <name>DDRE</name>
  10350. <description>DMA Disable on Reception
  10351. Error</description>
  10352. <bitOffset>13</bitOffset>
  10353. <bitWidth>1</bitWidth>
  10354. </field>
  10355. <field>
  10356. <name>OVRDIS</name>
  10357. <description>Overrun Disable</description>
  10358. <bitOffset>12</bitOffset>
  10359. <bitWidth>1</bitWidth>
  10360. </field>
  10361. <field>
  10362. <name>ONEBIT</name>
  10363. <description>One sample bit method
  10364. enable</description>
  10365. <bitOffset>11</bitOffset>
  10366. <bitWidth>1</bitWidth>
  10367. </field>
  10368. <field>
  10369. <name>CTSIE</name>
  10370. <description>CTS interrupt enable</description>
  10371. <bitOffset>10</bitOffset>
  10372. <bitWidth>1</bitWidth>
  10373. </field>
  10374. <field>
  10375. <name>CTSE</name>
  10376. <description>CTS enable</description>
  10377. <bitOffset>9</bitOffset>
  10378. <bitWidth>1</bitWidth>
  10379. </field>
  10380. <field>
  10381. <name>RTSE</name>
  10382. <description>RTS enable</description>
  10383. <bitOffset>8</bitOffset>
  10384. <bitWidth>1</bitWidth>
  10385. </field>
  10386. <field>
  10387. <name>DMAT</name>
  10388. <description>DMA enable transmitter</description>
  10389. <bitOffset>7</bitOffset>
  10390. <bitWidth>1</bitWidth>
  10391. </field>
  10392. <field>
  10393. <name>DMAR</name>
  10394. <description>DMA enable receiver</description>
  10395. <bitOffset>6</bitOffset>
  10396. <bitWidth>1</bitWidth>
  10397. </field>
  10398. <field>
  10399. <name>SCEN</name>
  10400. <description>Smartcard mode enable</description>
  10401. <bitOffset>5</bitOffset>
  10402. <bitWidth>1</bitWidth>
  10403. </field>
  10404. <field>
  10405. <name>NACK</name>
  10406. <description>Smartcard NACK enable</description>
  10407. <bitOffset>4</bitOffset>
  10408. <bitWidth>1</bitWidth>
  10409. </field>
  10410. <field>
  10411. <name>HDSEL</name>
  10412. <description>Half-duplex selection</description>
  10413. <bitOffset>3</bitOffset>
  10414. <bitWidth>1</bitWidth>
  10415. </field>
  10416. <field>
  10417. <name>IRLP</name>
  10418. <description>Ir low-power</description>
  10419. <bitOffset>2</bitOffset>
  10420. <bitWidth>1</bitWidth>
  10421. </field>
  10422. <field>
  10423. <name>IREN</name>
  10424. <description>Ir mode enable</description>
  10425. <bitOffset>1</bitOffset>
  10426. <bitWidth>1</bitWidth>
  10427. </field>
  10428. <field>
  10429. <name>EIE</name>
  10430. <description>Error interrupt enable</description>
  10431. <bitOffset>0</bitOffset>
  10432. <bitWidth>1</bitWidth>
  10433. </field>
  10434. </fields>
  10435. </register>
  10436. <register>
  10437. <name>BRR</name>
  10438. <displayName>BRR</displayName>
  10439. <description>Baud rate register</description>
  10440. <addressOffset>0xC</addressOffset>
  10441. <size>0x20</size>
  10442. <access>read-write</access>
  10443. <resetValue>0x0000</resetValue>
  10444. <fields>
  10445. <field>
  10446. <name>BRR_4_15</name>
  10447. <description>BRR_4_15</description>
  10448. <bitOffset>4</bitOffset>
  10449. <bitWidth>12</bitWidth>
  10450. </field>
  10451. <field>
  10452. <name>BRR_0_3</name>
  10453. <description>BRR_0_3</description>
  10454. <bitOffset>0</bitOffset>
  10455. <bitWidth>4</bitWidth>
  10456. </field>
  10457. </fields>
  10458. </register>
  10459. <register>
  10460. <name>GTPR</name>
  10461. <displayName>GTPR</displayName>
  10462. <description>Guard time and prescaler
  10463. register</description>
  10464. <addressOffset>0x10</addressOffset>
  10465. <size>0x20</size>
  10466. <access>read-write</access>
  10467. <resetValue>0x0000</resetValue>
  10468. <fields>
  10469. <field>
  10470. <name>GT</name>
  10471. <description>Guard time value</description>
  10472. <bitOffset>8</bitOffset>
  10473. <bitWidth>8</bitWidth>
  10474. </field>
  10475. <field>
  10476. <name>PSC</name>
  10477. <description>Prescaler value</description>
  10478. <bitOffset>0</bitOffset>
  10479. <bitWidth>8</bitWidth>
  10480. </field>
  10481. </fields>
  10482. </register>
  10483. <register>
  10484. <name>RTOR</name>
  10485. <displayName>RTOR</displayName>
  10486. <description>Receiver timeout register</description>
  10487. <addressOffset>0x14</addressOffset>
  10488. <size>0x20</size>
  10489. <access>read-write</access>
  10490. <resetValue>0x0000</resetValue>
  10491. <fields>
  10492. <field>
  10493. <name>BLEN</name>
  10494. <description>Block Length</description>
  10495. <bitOffset>24</bitOffset>
  10496. <bitWidth>8</bitWidth>
  10497. </field>
  10498. <field>
  10499. <name>RTO</name>
  10500. <description>Receiver timeout value</description>
  10501. <bitOffset>0</bitOffset>
  10502. <bitWidth>24</bitWidth>
  10503. </field>
  10504. </fields>
  10505. </register>
  10506. <register>
  10507. <name>RQR</name>
  10508. <displayName>RQR</displayName>
  10509. <description>Request register</description>
  10510. <addressOffset>0x18</addressOffset>
  10511. <size>0x20</size>
  10512. <access>write-only</access>
  10513. <resetValue>0x0000</resetValue>
  10514. <fields>
  10515. <field>
  10516. <name>TXFRQ</name>
  10517. <description>Transmit data flush
  10518. request</description>
  10519. <bitOffset>4</bitOffset>
  10520. <bitWidth>1</bitWidth>
  10521. </field>
  10522. <field>
  10523. <name>RXFRQ</name>
  10524. <description>Receive data flush request</description>
  10525. <bitOffset>3</bitOffset>
  10526. <bitWidth>1</bitWidth>
  10527. </field>
  10528. <field>
  10529. <name>MMRQ</name>
  10530. <description>Mute mode request</description>
  10531. <bitOffset>2</bitOffset>
  10532. <bitWidth>1</bitWidth>
  10533. </field>
  10534. <field>
  10535. <name>SBKRQ</name>
  10536. <description>Send break request</description>
  10537. <bitOffset>1</bitOffset>
  10538. <bitWidth>1</bitWidth>
  10539. </field>
  10540. <field>
  10541. <name>ABRRQ</name>
  10542. <description>Auto baud rate request</description>
  10543. <bitOffset>0</bitOffset>
  10544. <bitWidth>1</bitWidth>
  10545. </field>
  10546. </fields>
  10547. </register>
  10548. <register>
  10549. <name>ISR</name>
  10550. <displayName>ISR</displayName>
  10551. <description>Interrupt &amp; status
  10552. register</description>
  10553. <addressOffset>0x1C</addressOffset>
  10554. <size>0x20</size>
  10555. <access>read-only</access>
  10556. <resetValue>0x00C0</resetValue>
  10557. <fields>
  10558. <field>
  10559. <name>TXFT</name>
  10560. <description>TXFIFO threshold flag</description>
  10561. <bitOffset>27</bitOffset>
  10562. <bitWidth>1</bitWidth>
  10563. </field>
  10564. <field>
  10565. <name>RXFT</name>
  10566. <description>RXFIFO threshold flag</description>
  10567. <bitOffset>26</bitOffset>
  10568. <bitWidth>1</bitWidth>
  10569. </field>
  10570. <field>
  10571. <name>TCBGT</name>
  10572. <description>Transmission complete before guard time
  10573. flag</description>
  10574. <bitOffset>25</bitOffset>
  10575. <bitWidth>1</bitWidth>
  10576. </field>
  10577. <field>
  10578. <name>RXFF</name>
  10579. <description>RXFIFO Full</description>
  10580. <bitOffset>24</bitOffset>
  10581. <bitWidth>1</bitWidth>
  10582. </field>
  10583. <field>
  10584. <name>TXFE</name>
  10585. <description>TXFIFO Empty</description>
  10586. <bitOffset>23</bitOffset>
  10587. <bitWidth>1</bitWidth>
  10588. </field>
  10589. <field>
  10590. <name>REACK</name>
  10591. <description>REACK</description>
  10592. <bitOffset>22</bitOffset>
  10593. <bitWidth>1</bitWidth>
  10594. </field>
  10595. <field>
  10596. <name>TEACK</name>
  10597. <description>TEACK</description>
  10598. <bitOffset>21</bitOffset>
  10599. <bitWidth>1</bitWidth>
  10600. </field>
  10601. <field>
  10602. <name>WUF</name>
  10603. <description>WUF</description>
  10604. <bitOffset>20</bitOffset>
  10605. <bitWidth>1</bitWidth>
  10606. </field>
  10607. <field>
  10608. <name>RWU</name>
  10609. <description>RWU</description>
  10610. <bitOffset>19</bitOffset>
  10611. <bitWidth>1</bitWidth>
  10612. </field>
  10613. <field>
  10614. <name>SBKF</name>
  10615. <description>SBKF</description>
  10616. <bitOffset>18</bitOffset>
  10617. <bitWidth>1</bitWidth>
  10618. </field>
  10619. <field>
  10620. <name>CMF</name>
  10621. <description>CMF</description>
  10622. <bitOffset>17</bitOffset>
  10623. <bitWidth>1</bitWidth>
  10624. </field>
  10625. <field>
  10626. <name>BUSY</name>
  10627. <description>BUSY</description>
  10628. <bitOffset>16</bitOffset>
  10629. <bitWidth>1</bitWidth>
  10630. </field>
  10631. <field>
  10632. <name>ABRF</name>
  10633. <description>ABRF</description>
  10634. <bitOffset>15</bitOffset>
  10635. <bitWidth>1</bitWidth>
  10636. </field>
  10637. <field>
  10638. <name>ABRE</name>
  10639. <description>ABRE</description>
  10640. <bitOffset>14</bitOffset>
  10641. <bitWidth>1</bitWidth>
  10642. </field>
  10643. <field>
  10644. <name>UDR</name>
  10645. <description>SPI slave underrun error
  10646. flag</description>
  10647. <bitOffset>13</bitOffset>
  10648. <bitWidth>1</bitWidth>
  10649. </field>
  10650. <field>
  10651. <name>EOBF</name>
  10652. <description>EOBF</description>
  10653. <bitOffset>12</bitOffset>
  10654. <bitWidth>1</bitWidth>
  10655. </field>
  10656. <field>
  10657. <name>RTOF</name>
  10658. <description>RTOF</description>
  10659. <bitOffset>11</bitOffset>
  10660. <bitWidth>1</bitWidth>
  10661. </field>
  10662. <field>
  10663. <name>CTS</name>
  10664. <description>CTS</description>
  10665. <bitOffset>10</bitOffset>
  10666. <bitWidth>1</bitWidth>
  10667. </field>
  10668. <field>
  10669. <name>CTSIF</name>
  10670. <description>CTSIF</description>
  10671. <bitOffset>9</bitOffset>
  10672. <bitWidth>1</bitWidth>
  10673. </field>
  10674. <field>
  10675. <name>LBDF</name>
  10676. <description>LBDF</description>
  10677. <bitOffset>8</bitOffset>
  10678. <bitWidth>1</bitWidth>
  10679. </field>
  10680. <field>
  10681. <name>TXE</name>
  10682. <description>TXE</description>
  10683. <bitOffset>7</bitOffset>
  10684. <bitWidth>1</bitWidth>
  10685. </field>
  10686. <field>
  10687. <name>TC</name>
  10688. <description>TC</description>
  10689. <bitOffset>6</bitOffset>
  10690. <bitWidth>1</bitWidth>
  10691. </field>
  10692. <field>
  10693. <name>RXNE</name>
  10694. <description>RXNE</description>
  10695. <bitOffset>5</bitOffset>
  10696. <bitWidth>1</bitWidth>
  10697. </field>
  10698. <field>
  10699. <name>IDLE</name>
  10700. <description>IDLE</description>
  10701. <bitOffset>4</bitOffset>
  10702. <bitWidth>1</bitWidth>
  10703. </field>
  10704. <field>
  10705. <name>ORE</name>
  10706. <description>ORE</description>
  10707. <bitOffset>3</bitOffset>
  10708. <bitWidth>1</bitWidth>
  10709. </field>
  10710. <field>
  10711. <name>NF</name>
  10712. <description>NF</description>
  10713. <bitOffset>2</bitOffset>
  10714. <bitWidth>1</bitWidth>
  10715. </field>
  10716. <field>
  10717. <name>FE</name>
  10718. <description>FE</description>
  10719. <bitOffset>1</bitOffset>
  10720. <bitWidth>1</bitWidth>
  10721. </field>
  10722. <field>
  10723. <name>PE</name>
  10724. <description>PE</description>
  10725. <bitOffset>0</bitOffset>
  10726. <bitWidth>1</bitWidth>
  10727. </field>
  10728. </fields>
  10729. </register>
  10730. <register>
  10731. <name>ICR</name>
  10732. <displayName>ICR</displayName>
  10733. <description>Interrupt flag clear register</description>
  10734. <addressOffset>0x20</addressOffset>
  10735. <size>0x20</size>
  10736. <access>write-only</access>
  10737. <resetValue>0x0000</resetValue>
  10738. <fields>
  10739. <field>
  10740. <name>WUCF</name>
  10741. <description>Wakeup from Stop mode clear
  10742. flag</description>
  10743. <bitOffset>20</bitOffset>
  10744. <bitWidth>1</bitWidth>
  10745. </field>
  10746. <field>
  10747. <name>CMCF</name>
  10748. <description>Character match clear flag</description>
  10749. <bitOffset>17</bitOffset>
  10750. <bitWidth>1</bitWidth>
  10751. </field>
  10752. <field>
  10753. <name>UDRCF</name>
  10754. <description>SPI slave underrun clear
  10755. flag</description>
  10756. <bitOffset>13</bitOffset>
  10757. <bitWidth>1</bitWidth>
  10758. </field>
  10759. <field>
  10760. <name>EOBCF</name>
  10761. <description>End of block clear flag</description>
  10762. <bitOffset>12</bitOffset>
  10763. <bitWidth>1</bitWidth>
  10764. </field>
  10765. <field>
  10766. <name>RTOCF</name>
  10767. <description>Receiver timeout clear
  10768. flag</description>
  10769. <bitOffset>11</bitOffset>
  10770. <bitWidth>1</bitWidth>
  10771. </field>
  10772. <field>
  10773. <name>CTSCF</name>
  10774. <description>CTS clear flag</description>
  10775. <bitOffset>9</bitOffset>
  10776. <bitWidth>1</bitWidth>
  10777. </field>
  10778. <field>
  10779. <name>LBDCF</name>
  10780. <description>LIN break detection clear
  10781. flag</description>
  10782. <bitOffset>8</bitOffset>
  10783. <bitWidth>1</bitWidth>
  10784. </field>
  10785. <field>
  10786. <name>TCBGTCF</name>
  10787. <description>Transmission complete before Guard time
  10788. clear flag</description>
  10789. <bitOffset>7</bitOffset>
  10790. <bitWidth>1</bitWidth>
  10791. </field>
  10792. <field>
  10793. <name>TCCF</name>
  10794. <description>Transmission complete clear
  10795. flag</description>
  10796. <bitOffset>6</bitOffset>
  10797. <bitWidth>1</bitWidth>
  10798. </field>
  10799. <field>
  10800. <name>TXFECF</name>
  10801. <description>TXFIFO empty clear flag</description>
  10802. <bitOffset>5</bitOffset>
  10803. <bitWidth>1</bitWidth>
  10804. </field>
  10805. <field>
  10806. <name>IDLECF</name>
  10807. <description>Idle line detected clear
  10808. flag</description>
  10809. <bitOffset>4</bitOffset>
  10810. <bitWidth>1</bitWidth>
  10811. </field>
  10812. <field>
  10813. <name>ORECF</name>
  10814. <description>Overrun error clear flag</description>
  10815. <bitOffset>3</bitOffset>
  10816. <bitWidth>1</bitWidth>
  10817. </field>
  10818. <field>
  10819. <name>NCF</name>
  10820. <description>Noise detected clear flag</description>
  10821. <bitOffset>2</bitOffset>
  10822. <bitWidth>1</bitWidth>
  10823. </field>
  10824. <field>
  10825. <name>FECF</name>
  10826. <description>Framing error clear flag</description>
  10827. <bitOffset>1</bitOffset>
  10828. <bitWidth>1</bitWidth>
  10829. </field>
  10830. <field>
  10831. <name>PECF</name>
  10832. <description>Parity error clear flag</description>
  10833. <bitOffset>0</bitOffset>
  10834. <bitWidth>1</bitWidth>
  10835. </field>
  10836. </fields>
  10837. </register>
  10838. <register>
  10839. <name>RDR</name>
  10840. <displayName>RDR</displayName>
  10841. <description>Receive data register</description>
  10842. <addressOffset>0x24</addressOffset>
  10843. <size>0x20</size>
  10844. <access>read-only</access>
  10845. <resetValue>0x0000</resetValue>
  10846. <fields>
  10847. <field>
  10848. <name>RDR</name>
  10849. <description>Receive data value</description>
  10850. <bitOffset>0</bitOffset>
  10851. <bitWidth>9</bitWidth>
  10852. </field>
  10853. </fields>
  10854. </register>
  10855. <register>
  10856. <name>TDR</name>
  10857. <displayName>TDR</displayName>
  10858. <description>Transmit data register</description>
  10859. <addressOffset>0x28</addressOffset>
  10860. <size>0x20</size>
  10861. <access>read-write</access>
  10862. <resetValue>0x0000</resetValue>
  10863. <fields>
  10864. <field>
  10865. <name>TDR</name>
  10866. <description>Transmit data value</description>
  10867. <bitOffset>0</bitOffset>
  10868. <bitWidth>9</bitWidth>
  10869. </field>
  10870. </fields>
  10871. </register>
  10872. <register>
  10873. <name>PRESC</name>
  10874. <displayName>PRESC</displayName>
  10875. <description>Prescaler register</description>
  10876. <addressOffset>0x2C</addressOffset>
  10877. <size>0x20</size>
  10878. <access>read-write</access>
  10879. <resetValue>0x0000</resetValue>
  10880. <fields>
  10881. <field>
  10882. <name>PRESCALER</name>
  10883. <description>Clock prescaler</description>
  10884. <bitOffset>0</bitOffset>
  10885. <bitWidth>4</bitWidth>
  10886. </field>
  10887. </fields>
  10888. </register>
  10889. </registers>
  10890. </peripheral>
  10891. <peripheral derivedFrom="USART1">
  10892. <name>USART2</name>
  10893. <baseAddress>0x40004400</baseAddress>
  10894. <interrupt>
  10895. <name>USART2</name>
  10896. <description>USART2 global interrupt</description>
  10897. <value>28</value>
  10898. </interrupt>
  10899. </peripheral>
  10900. <peripheral>
  10901. <name>SPI1</name>
  10902. <description>Serial peripheral interface/Inter-IC
  10903. sound</description>
  10904. <groupName>SPI</groupName>
  10905. <baseAddress>0x40013000</baseAddress>
  10906. <addressBlock>
  10907. <offset>0x0</offset>
  10908. <size>0x400</size>
  10909. <usage>registers</usage>
  10910. </addressBlock>
  10911. <interrupt>
  10912. <name>SPI1</name>
  10913. <description>SPI1 global interrupt</description>
  10914. <value>25</value>
  10915. </interrupt>
  10916. <registers>
  10917. <register>
  10918. <name>CR1</name>
  10919. <displayName>CR1</displayName>
  10920. <description>control register 1</description>
  10921. <addressOffset>0x0</addressOffset>
  10922. <size>0x20</size>
  10923. <access>read-write</access>
  10924. <resetValue>0x0000</resetValue>
  10925. <fields>
  10926. <field>
  10927. <name>BIDIMODE</name>
  10928. <description>Bidirectional data mode
  10929. enable</description>
  10930. <bitOffset>15</bitOffset>
  10931. <bitWidth>1</bitWidth>
  10932. </field>
  10933. <field>
  10934. <name>BIDIOE</name>
  10935. <description>Output enable in bidirectional
  10936. mode</description>
  10937. <bitOffset>14</bitOffset>
  10938. <bitWidth>1</bitWidth>
  10939. </field>
  10940. <field>
  10941. <name>CRCEN</name>
  10942. <description>Hardware CRC calculation
  10943. enable</description>
  10944. <bitOffset>13</bitOffset>
  10945. <bitWidth>1</bitWidth>
  10946. </field>
  10947. <field>
  10948. <name>CRCNEXT</name>
  10949. <description>CRC transfer next</description>
  10950. <bitOffset>12</bitOffset>
  10951. <bitWidth>1</bitWidth>
  10952. </field>
  10953. <field>
  10954. <name>DFF</name>
  10955. <description>Data frame format</description>
  10956. <bitOffset>11</bitOffset>
  10957. <bitWidth>1</bitWidth>
  10958. </field>
  10959. <field>
  10960. <name>RXONLY</name>
  10961. <description>Receive only</description>
  10962. <bitOffset>10</bitOffset>
  10963. <bitWidth>1</bitWidth>
  10964. </field>
  10965. <field>
  10966. <name>SSM</name>
  10967. <description>Software slave management</description>
  10968. <bitOffset>9</bitOffset>
  10969. <bitWidth>1</bitWidth>
  10970. </field>
  10971. <field>
  10972. <name>SSI</name>
  10973. <description>Internal slave select</description>
  10974. <bitOffset>8</bitOffset>
  10975. <bitWidth>1</bitWidth>
  10976. </field>
  10977. <field>
  10978. <name>LSBFIRST</name>
  10979. <description>Frame format</description>
  10980. <bitOffset>7</bitOffset>
  10981. <bitWidth>1</bitWidth>
  10982. </field>
  10983. <field>
  10984. <name>SPE</name>
  10985. <description>SPI enable</description>
  10986. <bitOffset>6</bitOffset>
  10987. <bitWidth>1</bitWidth>
  10988. </field>
  10989. <field>
  10990. <name>BR</name>
  10991. <description>Baud rate control</description>
  10992. <bitOffset>3</bitOffset>
  10993. <bitWidth>3</bitWidth>
  10994. </field>
  10995. <field>
  10996. <name>MSTR</name>
  10997. <description>Master selection</description>
  10998. <bitOffset>2</bitOffset>
  10999. <bitWidth>1</bitWidth>
  11000. </field>
  11001. <field>
  11002. <name>CPOL</name>
  11003. <description>Clock polarity</description>
  11004. <bitOffset>1</bitOffset>
  11005. <bitWidth>1</bitWidth>
  11006. </field>
  11007. <field>
  11008. <name>CPHA</name>
  11009. <description>Clock phase</description>
  11010. <bitOffset>0</bitOffset>
  11011. <bitWidth>1</bitWidth>
  11012. </field>
  11013. </fields>
  11014. </register>
  11015. <register>
  11016. <name>CR2</name>
  11017. <displayName>CR2</displayName>
  11018. <description>control register 2</description>
  11019. <addressOffset>0x4</addressOffset>
  11020. <size>0x20</size>
  11021. <access>read-write</access>
  11022. <resetValue>0x0000</resetValue>
  11023. <fields>
  11024. <field>
  11025. <name>RXDMAEN</name>
  11026. <description>Rx buffer DMA enable</description>
  11027. <bitOffset>0</bitOffset>
  11028. <bitWidth>1</bitWidth>
  11029. </field>
  11030. <field>
  11031. <name>TXDMAEN</name>
  11032. <description>Tx buffer DMA enable</description>
  11033. <bitOffset>1</bitOffset>
  11034. <bitWidth>1</bitWidth>
  11035. </field>
  11036. <field>
  11037. <name>SSOE</name>
  11038. <description>SS output enable</description>
  11039. <bitOffset>2</bitOffset>
  11040. <bitWidth>1</bitWidth>
  11041. </field>
  11042. <field>
  11043. <name>NSSP</name>
  11044. <description>NSS pulse management</description>
  11045. <bitOffset>3</bitOffset>
  11046. <bitWidth>1</bitWidth>
  11047. </field>
  11048. <field>
  11049. <name>FRF</name>
  11050. <description>Frame format</description>
  11051. <bitOffset>4</bitOffset>
  11052. <bitWidth>1</bitWidth>
  11053. </field>
  11054. <field>
  11055. <name>ERRIE</name>
  11056. <description>Error interrupt enable</description>
  11057. <bitOffset>5</bitOffset>
  11058. <bitWidth>1</bitWidth>
  11059. </field>
  11060. <field>
  11061. <name>RXNEIE</name>
  11062. <description>RX buffer not empty interrupt
  11063. enable</description>
  11064. <bitOffset>6</bitOffset>
  11065. <bitWidth>1</bitWidth>
  11066. </field>
  11067. <field>
  11068. <name>TXEIE</name>
  11069. <description>Tx buffer empty interrupt
  11070. enable</description>
  11071. <bitOffset>7</bitOffset>
  11072. <bitWidth>1</bitWidth>
  11073. </field>
  11074. <field>
  11075. <name>DS</name>
  11076. <description>Data size</description>
  11077. <bitOffset>8</bitOffset>
  11078. <bitWidth>4</bitWidth>
  11079. </field>
  11080. <field>
  11081. <name>FRXTH</name>
  11082. <description>FIFO reception threshold</description>
  11083. <bitOffset>12</bitOffset>
  11084. <bitWidth>1</bitWidth>
  11085. </field>
  11086. <field>
  11087. <name>LDMA_RX</name>
  11088. <description>Last DMA transfer for
  11089. reception</description>
  11090. <bitOffset>13</bitOffset>
  11091. <bitWidth>1</bitWidth>
  11092. </field>
  11093. <field>
  11094. <name>LDMA_TX</name>
  11095. <description>Last DMA transfer for
  11096. transmission</description>
  11097. <bitOffset>14</bitOffset>
  11098. <bitWidth>1</bitWidth>
  11099. </field>
  11100. </fields>
  11101. </register>
  11102. <register>
  11103. <name>SR</name>
  11104. <displayName>SR</displayName>
  11105. <description>status register</description>
  11106. <addressOffset>0x8</addressOffset>
  11107. <size>0x20</size>
  11108. <resetValue>0x0002</resetValue>
  11109. <fields>
  11110. <field>
  11111. <name>RXNE</name>
  11112. <description>Receive buffer not empty</description>
  11113. <bitOffset>0</bitOffset>
  11114. <bitWidth>1</bitWidth>
  11115. <access>read-only</access>
  11116. </field>
  11117. <field>
  11118. <name>TXE</name>
  11119. <description>Transmit buffer empty</description>
  11120. <bitOffset>1</bitOffset>
  11121. <bitWidth>1</bitWidth>
  11122. <access>read-only</access>
  11123. </field>
  11124. <field>
  11125. <name>CHSIDE</name>
  11126. <description>Channel side</description>
  11127. <bitOffset>2</bitOffset>
  11128. <bitWidth>1</bitWidth>
  11129. <access>read-only</access>
  11130. </field>
  11131. <field>
  11132. <name>UDR</name>
  11133. <description>Underrun flag</description>
  11134. <bitOffset>3</bitOffset>
  11135. <bitWidth>1</bitWidth>
  11136. <access>read-only</access>
  11137. </field>
  11138. <field>
  11139. <name>CRCERR</name>
  11140. <description>CRC error flag</description>
  11141. <bitOffset>4</bitOffset>
  11142. <bitWidth>1</bitWidth>
  11143. <access>read-write</access>
  11144. </field>
  11145. <field>
  11146. <name>MODF</name>
  11147. <description>Mode fault</description>
  11148. <bitOffset>5</bitOffset>
  11149. <bitWidth>1</bitWidth>
  11150. <access>read-only</access>
  11151. </field>
  11152. <field>
  11153. <name>OVR</name>
  11154. <description>Overrun flag</description>
  11155. <bitOffset>6</bitOffset>
  11156. <bitWidth>1</bitWidth>
  11157. <access>read-only</access>
  11158. </field>
  11159. <field>
  11160. <name>BSY</name>
  11161. <description>Busy flag</description>
  11162. <bitOffset>7</bitOffset>
  11163. <bitWidth>1</bitWidth>
  11164. <access>read-only</access>
  11165. </field>
  11166. <field>
  11167. <name>TIFRFE</name>
  11168. <description>TI frame format error</description>
  11169. <bitOffset>8</bitOffset>
  11170. <bitWidth>1</bitWidth>
  11171. <access>read-only</access>
  11172. </field>
  11173. <field>
  11174. <name>FRLVL</name>
  11175. <description>FIFO reception level</description>
  11176. <bitOffset>9</bitOffset>
  11177. <bitWidth>2</bitWidth>
  11178. <access>read-only</access>
  11179. </field>
  11180. <field>
  11181. <name>FTLVL</name>
  11182. <description>FIFO transmission level</description>
  11183. <bitOffset>11</bitOffset>
  11184. <bitWidth>2</bitWidth>
  11185. <access>read-only</access>
  11186. </field>
  11187. </fields>
  11188. </register>
  11189. <register>
  11190. <name>DR</name>
  11191. <displayName>DR</displayName>
  11192. <description>data register</description>
  11193. <addressOffset>0xC</addressOffset>
  11194. <size>0x20</size>
  11195. <access>read-write</access>
  11196. <resetValue>0x0000</resetValue>
  11197. <fields>
  11198. <field>
  11199. <name>DR</name>
  11200. <description>Data register</description>
  11201. <bitOffset>0</bitOffset>
  11202. <bitWidth>16</bitWidth>
  11203. </field>
  11204. </fields>
  11205. </register>
  11206. <register>
  11207. <name>CRCPR</name>
  11208. <displayName>CRCPR</displayName>
  11209. <description>CRC polynomial register</description>
  11210. <addressOffset>0x10</addressOffset>
  11211. <size>0x20</size>
  11212. <access>read-write</access>
  11213. <resetValue>0x0007</resetValue>
  11214. <fields>
  11215. <field>
  11216. <name>CRCPOLY</name>
  11217. <description>CRC polynomial register</description>
  11218. <bitOffset>0</bitOffset>
  11219. <bitWidth>16</bitWidth>
  11220. </field>
  11221. </fields>
  11222. </register>
  11223. <register>
  11224. <name>RXCRCR</name>
  11225. <displayName>RXCRCR</displayName>
  11226. <description>RX CRC register</description>
  11227. <addressOffset>0x14</addressOffset>
  11228. <size>0x20</size>
  11229. <access>read-only</access>
  11230. <resetValue>0x0000</resetValue>
  11231. <fields>
  11232. <field>
  11233. <name>RxCRC</name>
  11234. <description>Rx CRC register</description>
  11235. <bitOffset>0</bitOffset>
  11236. <bitWidth>16</bitWidth>
  11237. </field>
  11238. </fields>
  11239. </register>
  11240. <register>
  11241. <name>TXCRCR</name>
  11242. <displayName>TXCRCR</displayName>
  11243. <description>TX CRC register</description>
  11244. <addressOffset>0x18</addressOffset>
  11245. <size>0x20</size>
  11246. <access>read-only</access>
  11247. <resetValue>0x0000</resetValue>
  11248. <fields>
  11249. <field>
  11250. <name>TxCRC</name>
  11251. <description>Tx CRC register</description>
  11252. <bitOffset>0</bitOffset>
  11253. <bitWidth>16</bitWidth>
  11254. </field>
  11255. </fields>
  11256. </register>
  11257. <register>
  11258. <name>I2SCFGR</name>
  11259. <displayName>I2SCFGR</displayName>
  11260. <description>configuration register</description>
  11261. <addressOffset>0x1C</addressOffset>
  11262. <size>0x20</size>
  11263. <access>read-write</access>
  11264. <resetValue>0x0000</resetValue>
  11265. <fields>
  11266. <field>
  11267. <name>CHLEN</name>
  11268. <description>Channel length (number of bits per audio
  11269. channel)</description>
  11270. <bitOffset>0</bitOffset>
  11271. <bitWidth>1</bitWidth>
  11272. </field>
  11273. <field>
  11274. <name>DATLEN</name>
  11275. <description>Data length to be
  11276. transferred</description>
  11277. <bitOffset>1</bitOffset>
  11278. <bitWidth>2</bitWidth>
  11279. </field>
  11280. <field>
  11281. <name>CKPOL</name>
  11282. <description>Inactive state clock
  11283. polarity</description>
  11284. <bitOffset>3</bitOffset>
  11285. <bitWidth>1</bitWidth>
  11286. </field>
  11287. <field>
  11288. <name>I2SSTD</name>
  11289. <description>standard selection</description>
  11290. <bitOffset>4</bitOffset>
  11291. <bitWidth>2</bitWidth>
  11292. </field>
  11293. <field>
  11294. <name>PCMSYNC</name>
  11295. <description>PCM frame synchronization</description>
  11296. <bitOffset>7</bitOffset>
  11297. <bitWidth>1</bitWidth>
  11298. </field>
  11299. <field>
  11300. <name>I2SCFG</name>
  11301. <description>I2S configuration mode</description>
  11302. <bitOffset>8</bitOffset>
  11303. <bitWidth>2</bitWidth>
  11304. </field>
  11305. <field>
  11306. <name>SE2</name>
  11307. <description>I2S enable</description>
  11308. <bitOffset>10</bitOffset>
  11309. <bitWidth>1</bitWidth>
  11310. </field>
  11311. <field>
  11312. <name>I2SMOD</name>
  11313. <description>I2S mode selection</description>
  11314. <bitOffset>11</bitOffset>
  11315. <bitWidth>1</bitWidth>
  11316. </field>
  11317. </fields>
  11318. </register>
  11319. <register>
  11320. <name>I2SPR</name>
  11321. <displayName>I2SPR</displayName>
  11322. <description>prescaler register</description>
  11323. <addressOffset>0x20</addressOffset>
  11324. <size>0x20</size>
  11325. <access>read-write</access>
  11326. <resetValue>0x0000</resetValue>
  11327. <fields>
  11328. <field>
  11329. <name>I2SDIV</name>
  11330. <description>linear prescaler</description>
  11331. <bitOffset>0</bitOffset>
  11332. <bitWidth>8</bitWidth>
  11333. </field>
  11334. <field>
  11335. <name>ODD</name>
  11336. <description>Odd factor for the
  11337. prescaler</description>
  11338. <bitOffset>8</bitOffset>
  11339. <bitWidth>1</bitWidth>
  11340. </field>
  11341. <field>
  11342. <name>MCKOE</name>
  11343. <description>Master clock output enable</description>
  11344. <bitOffset>9</bitOffset>
  11345. <bitWidth>1</bitWidth>
  11346. </field>
  11347. </fields>
  11348. </register>
  11349. </registers>
  11350. </peripheral>
  11351. <peripheral derivedFrom="SPI1">
  11352. <name>SPI2</name>
  11353. <baseAddress>0x40003800</baseAddress>
  11354. <interrupt>
  11355. <name>SPI2</name>
  11356. <description>SPI2 global interrupt</description>
  11357. <value>26</value>
  11358. </interrupt>
  11359. </peripheral>
  11360. <peripheral>
  11361. <name>TIM1</name>
  11362. <description>Advanced-timers</description>
  11363. <groupName>TIM</groupName>
  11364. <baseAddress>0x40012C00</baseAddress>
  11365. <addressBlock>
  11366. <offset>0x0</offset>
  11367. <size>0x400</size>
  11368. <usage>registers</usage>
  11369. </addressBlock>
  11370. <interrupt>
  11371. <name>TIM1_BRK_UP_TRG_COM</name>
  11372. <description>TIM1 break, update, trigger</description>
  11373. <value>13</value>
  11374. </interrupt>
  11375. <interrupt>
  11376. <name>TIM1_CC</name>
  11377. <description>TIM1 Capture Compare interrupt</description>
  11378. <value>14</value>
  11379. </interrupt>
  11380. <registers>
  11381. <register>
  11382. <name>CR1</name>
  11383. <displayName>CR1</displayName>
  11384. <description>control register 1</description>
  11385. <addressOffset>0x0</addressOffset>
  11386. <size>0x20</size>
  11387. <access>read-write</access>
  11388. <resetValue>0x0000</resetValue>
  11389. <fields>
  11390. <field>
  11391. <name>CEN</name>
  11392. <description>Counter enable</description>
  11393. <bitOffset>0</bitOffset>
  11394. <bitWidth>1</bitWidth>
  11395. </field>
  11396. <field>
  11397. <name>OPM</name>
  11398. <description>One-pulse mode</description>
  11399. <bitOffset>3</bitOffset>
  11400. <bitWidth>1</bitWidth>
  11401. </field>
  11402. <field>
  11403. <name>UDIS</name>
  11404. <description>Update disable</description>
  11405. <bitOffset>1</bitOffset>
  11406. <bitWidth>1</bitWidth>
  11407. </field>
  11408. <field>
  11409. <name>URS</name>
  11410. <description>Update request source</description>
  11411. <bitOffset>2</bitOffset>
  11412. <bitWidth>1</bitWidth>
  11413. </field>
  11414. <field>
  11415. <name>DIR</name>
  11416. <description>Direction</description>
  11417. <bitOffset>4</bitOffset>
  11418. <bitWidth>1</bitWidth>
  11419. </field>
  11420. <field>
  11421. <name>CMS</name>
  11422. <description>Center-aligned mode
  11423. selection</description>
  11424. <bitOffset>5</bitOffset>
  11425. <bitWidth>2</bitWidth>
  11426. </field>
  11427. <field>
  11428. <name>ARPE</name>
  11429. <description>Auto-reload preload enable</description>
  11430. <bitOffset>7</bitOffset>
  11431. <bitWidth>1</bitWidth>
  11432. </field>
  11433. <field>
  11434. <name>CKD</name>
  11435. <description>Clock division</description>
  11436. <bitOffset>8</bitOffset>
  11437. <bitWidth>2</bitWidth>
  11438. </field>
  11439. <field>
  11440. <name>UIFREMAP</name>
  11441. <description>UIF status bit remapping</description>
  11442. <bitOffset>11</bitOffset>
  11443. <bitWidth>1</bitWidth>
  11444. </field>
  11445. </fields>
  11446. </register>
  11447. <register>
  11448. <name>CR2</name>
  11449. <displayName>CR2</displayName>
  11450. <description>control register 2</description>
  11451. <addressOffset>0x4</addressOffset>
  11452. <size>0x20</size>
  11453. <access>read-write</access>
  11454. <resetValue>0x0000</resetValue>
  11455. <fields>
  11456. <field>
  11457. <name>MMS2</name>
  11458. <description>Master mode selection 2</description>
  11459. <bitOffset>20</bitOffset>
  11460. <bitWidth>4</bitWidth>
  11461. </field>
  11462. <field>
  11463. <name>OIS6</name>
  11464. <description>Output Idle state 6 (OC6
  11465. output)</description>
  11466. <bitOffset>18</bitOffset>
  11467. <bitWidth>1</bitWidth>
  11468. </field>
  11469. <field>
  11470. <name>OIS5</name>
  11471. <description>Output Idle state 5 (OC5
  11472. output)</description>
  11473. <bitOffset>16</bitOffset>
  11474. <bitWidth>1</bitWidth>
  11475. </field>
  11476. <field>
  11477. <name>OIS4</name>
  11478. <description>Output Idle state 4</description>
  11479. <bitOffset>14</bitOffset>
  11480. <bitWidth>1</bitWidth>
  11481. </field>
  11482. <field>
  11483. <name>OIS3N</name>
  11484. <description>Output Idle state 3</description>
  11485. <bitOffset>13</bitOffset>
  11486. <bitWidth>1</bitWidth>
  11487. </field>
  11488. <field>
  11489. <name>OIS3</name>
  11490. <description>Output Idle state 3</description>
  11491. <bitOffset>12</bitOffset>
  11492. <bitWidth>1</bitWidth>
  11493. </field>
  11494. <field>
  11495. <name>OIS2N</name>
  11496. <description>Output Idle state 2</description>
  11497. <bitOffset>11</bitOffset>
  11498. <bitWidth>1</bitWidth>
  11499. </field>
  11500. <field>
  11501. <name>OIS2</name>
  11502. <description>Output Idle state 2</description>
  11503. <bitOffset>10</bitOffset>
  11504. <bitWidth>1</bitWidth>
  11505. </field>
  11506. <field>
  11507. <name>OIS1N</name>
  11508. <description>Output Idle state 1</description>
  11509. <bitOffset>9</bitOffset>
  11510. <bitWidth>1</bitWidth>
  11511. </field>
  11512. <field>
  11513. <name>OIS1</name>
  11514. <description>Output Idle state 1</description>
  11515. <bitOffset>8</bitOffset>
  11516. <bitWidth>1</bitWidth>
  11517. </field>
  11518. <field>
  11519. <name>TI1S</name>
  11520. <description>TI1 selection</description>
  11521. <bitOffset>7</bitOffset>
  11522. <bitWidth>1</bitWidth>
  11523. </field>
  11524. <field>
  11525. <name>MMS</name>
  11526. <description>Master mode selection</description>
  11527. <bitOffset>4</bitOffset>
  11528. <bitWidth>3</bitWidth>
  11529. </field>
  11530. <field>
  11531. <name>CCDS</name>
  11532. <description>Capture/compare DMA
  11533. selection</description>
  11534. <bitOffset>3</bitOffset>
  11535. <bitWidth>1</bitWidth>
  11536. </field>
  11537. <field>
  11538. <name>CCUS</name>
  11539. <description>Capture/compare control update
  11540. selection</description>
  11541. <bitOffset>2</bitOffset>
  11542. <bitWidth>1</bitWidth>
  11543. </field>
  11544. <field>
  11545. <name>CCPC</name>
  11546. <description>Capture/compare preloaded
  11547. control</description>
  11548. <bitOffset>0</bitOffset>
  11549. <bitWidth>1</bitWidth>
  11550. </field>
  11551. </fields>
  11552. </register>
  11553. <register>
  11554. <name>SMCR</name>
  11555. <displayName>SMCR</displayName>
  11556. <description>slave mode control register</description>
  11557. <addressOffset>0x8</addressOffset>
  11558. <size>0x20</size>
  11559. <access>read-write</access>
  11560. <resetValue>0x0000</resetValue>
  11561. <fields>
  11562. <field>
  11563. <name>SMS</name>
  11564. <description>Slave mode selection</description>
  11565. <bitOffset>0</bitOffset>
  11566. <bitWidth>3</bitWidth>
  11567. </field>
  11568. <field>
  11569. <name>OCCS</name>
  11570. <description>OCREF clear selection</description>
  11571. <bitOffset>3</bitOffset>
  11572. <bitWidth>1</bitWidth>
  11573. </field>
  11574. <field>
  11575. <name>TS_4</name>
  11576. <description>Trigger selection</description>
  11577. <bitOffset>4</bitOffset>
  11578. <bitWidth>3</bitWidth>
  11579. </field>
  11580. <field>
  11581. <name>MSM</name>
  11582. <description>Master/Slave mode</description>
  11583. <bitOffset>7</bitOffset>
  11584. <bitWidth>1</bitWidth>
  11585. </field>
  11586. <field>
  11587. <name>ETF</name>
  11588. <description>External trigger filter</description>
  11589. <bitOffset>8</bitOffset>
  11590. <bitWidth>4</bitWidth>
  11591. </field>
  11592. <field>
  11593. <name>ETPS</name>
  11594. <description>External trigger prescaler</description>
  11595. <bitOffset>12</bitOffset>
  11596. <bitWidth>2</bitWidth>
  11597. </field>
  11598. <field>
  11599. <name>ECE</name>
  11600. <description>External clock enable</description>
  11601. <bitOffset>14</bitOffset>
  11602. <bitWidth>1</bitWidth>
  11603. </field>
  11604. <field>
  11605. <name>ETP</name>
  11606. <description>External trigger polarity</description>
  11607. <bitOffset>15</bitOffset>
  11608. <bitWidth>1</bitWidth>
  11609. </field>
  11610. <field>
  11611. <name>SMS_3</name>
  11612. <description>Slave mode selection - bit
  11613. 3</description>
  11614. <bitOffset>16</bitOffset>
  11615. <bitWidth>1</bitWidth>
  11616. </field>
  11617. <field>
  11618. <name>TS</name>
  11619. <description>Trigger selection</description>
  11620. <bitOffset>20</bitOffset>
  11621. <bitWidth>2</bitWidth>
  11622. </field>
  11623. </fields>
  11624. </register>
  11625. <register>
  11626. <name>DIER</name>
  11627. <displayName>DIER</displayName>
  11628. <description>DMA/Interrupt enable register</description>
  11629. <addressOffset>0xC</addressOffset>
  11630. <size>0x20</size>
  11631. <access>read-write</access>
  11632. <resetValue>0x0000</resetValue>
  11633. <fields>
  11634. <field>
  11635. <name>UIE</name>
  11636. <description>Update interrupt enable</description>
  11637. <bitOffset>0</bitOffset>
  11638. <bitWidth>1</bitWidth>
  11639. </field>
  11640. <field>
  11641. <name>CC1IE</name>
  11642. <description>Capture/Compare 1 interrupt
  11643. enable</description>
  11644. <bitOffset>1</bitOffset>
  11645. <bitWidth>1</bitWidth>
  11646. </field>
  11647. <field>
  11648. <name>CC2IE</name>
  11649. <description>Capture/Compare 2 interrupt
  11650. enable</description>
  11651. <bitOffset>2</bitOffset>
  11652. <bitWidth>1</bitWidth>
  11653. </field>
  11654. <field>
  11655. <name>CC3IE</name>
  11656. <description>Capture/Compare 3 interrupt
  11657. enable</description>
  11658. <bitOffset>3</bitOffset>
  11659. <bitWidth>1</bitWidth>
  11660. </field>
  11661. <field>
  11662. <name>CC4IE</name>
  11663. <description>Capture/Compare 4 interrupt
  11664. enable</description>
  11665. <bitOffset>4</bitOffset>
  11666. <bitWidth>1</bitWidth>
  11667. </field>
  11668. <field>
  11669. <name>COMIE</name>
  11670. <description>COM interrupt enable</description>
  11671. <bitOffset>5</bitOffset>
  11672. <bitWidth>1</bitWidth>
  11673. </field>
  11674. <field>
  11675. <name>TIE</name>
  11676. <description>Trigger interrupt enable</description>
  11677. <bitOffset>6</bitOffset>
  11678. <bitWidth>1</bitWidth>
  11679. </field>
  11680. <field>
  11681. <name>BIE</name>
  11682. <description>Break interrupt enable</description>
  11683. <bitOffset>7</bitOffset>
  11684. <bitWidth>1</bitWidth>
  11685. </field>
  11686. <field>
  11687. <name>UDE</name>
  11688. <description>Update DMA request enable</description>
  11689. <bitOffset>8</bitOffset>
  11690. <bitWidth>1</bitWidth>
  11691. </field>
  11692. <field>
  11693. <name>CC1DE</name>
  11694. <description>Capture/Compare 1 DMA request
  11695. enable</description>
  11696. <bitOffset>9</bitOffset>
  11697. <bitWidth>1</bitWidth>
  11698. </field>
  11699. <field>
  11700. <name>CC2DE</name>
  11701. <description>Capture/Compare 2 DMA request
  11702. enable</description>
  11703. <bitOffset>10</bitOffset>
  11704. <bitWidth>1</bitWidth>
  11705. </field>
  11706. <field>
  11707. <name>CC3DE</name>
  11708. <description>Capture/Compare 3 DMA request
  11709. enable</description>
  11710. <bitOffset>11</bitOffset>
  11711. <bitWidth>1</bitWidth>
  11712. </field>
  11713. <field>
  11714. <name>CC4DE</name>
  11715. <description>Capture/Compare 4 DMA request
  11716. enable</description>
  11717. <bitOffset>12</bitOffset>
  11718. <bitWidth>1</bitWidth>
  11719. </field>
  11720. <field>
  11721. <name>COMDE</name>
  11722. <description>COM DMA request enable</description>
  11723. <bitOffset>13</bitOffset>
  11724. <bitWidth>1</bitWidth>
  11725. </field>
  11726. <field>
  11727. <name>TDE</name>
  11728. <description>Trigger DMA request enable</description>
  11729. <bitOffset>14</bitOffset>
  11730. <bitWidth>1</bitWidth>
  11731. </field>
  11732. </fields>
  11733. </register>
  11734. <register>
  11735. <name>SR</name>
  11736. <displayName>SR</displayName>
  11737. <description>status register</description>
  11738. <addressOffset>0x10</addressOffset>
  11739. <size>0x20</size>
  11740. <access>read-write</access>
  11741. <resetValue>0x0000</resetValue>
  11742. <fields>
  11743. <field>
  11744. <name>UIF</name>
  11745. <description>Update interrupt flag</description>
  11746. <bitOffset>0</bitOffset>
  11747. <bitWidth>1</bitWidth>
  11748. </field>
  11749. <field>
  11750. <name>CC1IF</name>
  11751. <description>Capture/compare 1 interrupt
  11752. flag</description>
  11753. <bitOffset>1</bitOffset>
  11754. <bitWidth>1</bitWidth>
  11755. </field>
  11756. <field>
  11757. <name>CC2IF</name>
  11758. <description>Capture/Compare 2 interrupt
  11759. flag</description>
  11760. <bitOffset>2</bitOffset>
  11761. <bitWidth>1</bitWidth>
  11762. </field>
  11763. <field>
  11764. <name>CC3IF</name>
  11765. <description>Capture/Compare 3 interrupt
  11766. flag</description>
  11767. <bitOffset>3</bitOffset>
  11768. <bitWidth>1</bitWidth>
  11769. </field>
  11770. <field>
  11771. <name>CC4IF</name>
  11772. <description>Capture/Compare 4 interrupt
  11773. flag</description>
  11774. <bitOffset>4</bitOffset>
  11775. <bitWidth>1</bitWidth>
  11776. </field>
  11777. <field>
  11778. <name>COMIF</name>
  11779. <description>COM interrupt flag</description>
  11780. <bitOffset>5</bitOffset>
  11781. <bitWidth>1</bitWidth>
  11782. </field>
  11783. <field>
  11784. <name>TIF</name>
  11785. <description>Trigger interrupt flag</description>
  11786. <bitOffset>6</bitOffset>
  11787. <bitWidth>1</bitWidth>
  11788. </field>
  11789. <field>
  11790. <name>BIF</name>
  11791. <description>Break interrupt flag</description>
  11792. <bitOffset>7</bitOffset>
  11793. <bitWidth>1</bitWidth>
  11794. </field>
  11795. <field>
  11796. <name>B2IF</name>
  11797. <description>Break 2 interrupt flag</description>
  11798. <bitOffset>8</bitOffset>
  11799. <bitWidth>1</bitWidth>
  11800. </field>
  11801. <field>
  11802. <name>CC1OF</name>
  11803. <description>Capture/Compare 1 overcapture
  11804. flag</description>
  11805. <bitOffset>9</bitOffset>
  11806. <bitWidth>1</bitWidth>
  11807. </field>
  11808. <field>
  11809. <name>CC2OF</name>
  11810. <description>Capture/compare 2 overcapture
  11811. flag</description>
  11812. <bitOffset>10</bitOffset>
  11813. <bitWidth>1</bitWidth>
  11814. </field>
  11815. <field>
  11816. <name>CC3OF</name>
  11817. <description>Capture/Compare 3 overcapture
  11818. flag</description>
  11819. <bitOffset>11</bitOffset>
  11820. <bitWidth>1</bitWidth>
  11821. </field>
  11822. <field>
  11823. <name>CC4OF</name>
  11824. <description>Capture/Compare 4 overcapture
  11825. flag</description>
  11826. <bitOffset>12</bitOffset>
  11827. <bitWidth>1</bitWidth>
  11828. </field>
  11829. <field>
  11830. <name>SBIF</name>
  11831. <description>System Break interrupt
  11832. flag</description>
  11833. <bitOffset>13</bitOffset>
  11834. <bitWidth>1</bitWidth>
  11835. </field>
  11836. <field>
  11837. <name>CC5IF</name>
  11838. <description>Compare 5 interrupt flag</description>
  11839. <bitOffset>16</bitOffset>
  11840. <bitWidth>1</bitWidth>
  11841. </field>
  11842. <field>
  11843. <name>CC6IF</name>
  11844. <description>Compare 6 interrupt flag</description>
  11845. <bitOffset>17</bitOffset>
  11846. <bitWidth>1</bitWidth>
  11847. </field>
  11848. </fields>
  11849. </register>
  11850. <register>
  11851. <name>EGR</name>
  11852. <displayName>EGR</displayName>
  11853. <description>event generation register</description>
  11854. <addressOffset>0x14</addressOffset>
  11855. <size>0x20</size>
  11856. <access>write-only</access>
  11857. <resetValue>0x0000</resetValue>
  11858. <fields>
  11859. <field>
  11860. <name>UG</name>
  11861. <description>Update generation</description>
  11862. <bitOffset>0</bitOffset>
  11863. <bitWidth>1</bitWidth>
  11864. </field>
  11865. <field>
  11866. <name>CC1G</name>
  11867. <description>Capture/compare 1
  11868. generation</description>
  11869. <bitOffset>1</bitOffset>
  11870. <bitWidth>1</bitWidth>
  11871. </field>
  11872. <field>
  11873. <name>CC2G</name>
  11874. <description>Capture/compare 2
  11875. generation</description>
  11876. <bitOffset>2</bitOffset>
  11877. <bitWidth>1</bitWidth>
  11878. </field>
  11879. <field>
  11880. <name>CC3G</name>
  11881. <description>Capture/compare 3
  11882. generation</description>
  11883. <bitOffset>3</bitOffset>
  11884. <bitWidth>1</bitWidth>
  11885. </field>
  11886. <field>
  11887. <name>CC4G</name>
  11888. <description>Capture/compare 4
  11889. generation</description>
  11890. <bitOffset>4</bitOffset>
  11891. <bitWidth>1</bitWidth>
  11892. </field>
  11893. <field>
  11894. <name>COMG</name>
  11895. <description>Capture/Compare control update
  11896. generation</description>
  11897. <bitOffset>5</bitOffset>
  11898. <bitWidth>1</bitWidth>
  11899. </field>
  11900. <field>
  11901. <name>TG</name>
  11902. <description>Trigger generation</description>
  11903. <bitOffset>6</bitOffset>
  11904. <bitWidth>1</bitWidth>
  11905. </field>
  11906. <field>
  11907. <name>BG</name>
  11908. <description>Break generation</description>
  11909. <bitOffset>7</bitOffset>
  11910. <bitWidth>1</bitWidth>
  11911. </field>
  11912. <field>
  11913. <name>B2G</name>
  11914. <description>Break 2 generation</description>
  11915. <bitOffset>8</bitOffset>
  11916. <bitWidth>1</bitWidth>
  11917. </field>
  11918. </fields>
  11919. </register>
  11920. <register>
  11921. <name>CCMR1_Output</name>
  11922. <displayName>CCMR1_Output</displayName>
  11923. <description>capture/compare mode register 1 (output
  11924. mode)</description>
  11925. <addressOffset>0x18</addressOffset>
  11926. <size>0x20</size>
  11927. <access>read-write</access>
  11928. <resetValue>0x00000000</resetValue>
  11929. <fields>
  11930. <field>
  11931. <name>CC1S</name>
  11932. <description>Capture/Compare 1
  11933. selection</description>
  11934. <bitOffset>0</bitOffset>
  11935. <bitWidth>2</bitWidth>
  11936. </field>
  11937. <field>
  11938. <name>OC1FE</name>
  11939. <description>Output Compare 1 fast
  11940. enable</description>
  11941. <bitOffset>2</bitOffset>
  11942. <bitWidth>1</bitWidth>
  11943. </field>
  11944. <field>
  11945. <name>OC1PE</name>
  11946. <description>Output Compare 1 preload
  11947. enable</description>
  11948. <bitOffset>3</bitOffset>
  11949. <bitWidth>1</bitWidth>
  11950. </field>
  11951. <field>
  11952. <name>OC1M</name>
  11953. <description>Output Compare 1 mode</description>
  11954. <bitOffset>4</bitOffset>
  11955. <bitWidth>3</bitWidth>
  11956. </field>
  11957. <field>
  11958. <name>OC1CE</name>
  11959. <description>Output Compare 1 clear
  11960. enable</description>
  11961. <bitOffset>7</bitOffset>
  11962. <bitWidth>1</bitWidth>
  11963. </field>
  11964. <field>
  11965. <name>CC2S</name>
  11966. <description>Capture/Compare 2
  11967. selection</description>
  11968. <bitOffset>8</bitOffset>
  11969. <bitWidth>2</bitWidth>
  11970. </field>
  11971. <field>
  11972. <name>OC2FE</name>
  11973. <description>Output Compare 2 fast
  11974. enable</description>
  11975. <bitOffset>10</bitOffset>
  11976. <bitWidth>1</bitWidth>
  11977. </field>
  11978. <field>
  11979. <name>OC2PE</name>
  11980. <description>Output Compare 2 preload
  11981. enable</description>
  11982. <bitOffset>11</bitOffset>
  11983. <bitWidth>1</bitWidth>
  11984. </field>
  11985. <field>
  11986. <name>OC2M</name>
  11987. <description>Output Compare 2 mode</description>
  11988. <bitOffset>12</bitOffset>
  11989. <bitWidth>3</bitWidth>
  11990. </field>
  11991. <field>
  11992. <name>OC2CE</name>
  11993. <description>Output Compare 2 clear
  11994. enable</description>
  11995. <bitOffset>15</bitOffset>
  11996. <bitWidth>1</bitWidth>
  11997. </field>
  11998. <field>
  11999. <name>OC1M_3</name>
  12000. <description>Output Compare 1 mode - bit
  12001. 3</description>
  12002. <bitOffset>16</bitOffset>
  12003. <bitWidth>1</bitWidth>
  12004. </field>
  12005. <field>
  12006. <name>OC2M_3</name>
  12007. <description>Output Compare 2 mode - bit
  12008. 3</description>
  12009. <bitOffset>24</bitOffset>
  12010. <bitWidth>1</bitWidth>
  12011. </field>
  12012. </fields>
  12013. </register>
  12014. <register>
  12015. <name>CCMR1_Input</name>
  12016. <displayName>CCMR1_Input</displayName>
  12017. <description>capture/compare mode register 1 (output
  12018. mode)</description>
  12019. <alternateRegister>CCMR1_Output</alternateRegister>
  12020. <addressOffset>0x18</addressOffset>
  12021. <size>0x20</size>
  12022. <access>read-write</access>
  12023. <resetValue>0x00000000</resetValue>
  12024. <fields>
  12025. <field>
  12026. <name>CC1S</name>
  12027. <description>Capture/Compare 1
  12028. selection</description>
  12029. <bitOffset>0</bitOffset>
  12030. <bitWidth>2</bitWidth>
  12031. </field>
  12032. <field>
  12033. <name>OC1FE</name>
  12034. <description>Output Compare 1 fast
  12035. enable</description>
  12036. <bitOffset>2</bitOffset>
  12037. <bitWidth>1</bitWidth>
  12038. </field>
  12039. <field>
  12040. <name>OC1PE</name>
  12041. <description>Output Compare 1 preload
  12042. enable</description>
  12043. <bitOffset>3</bitOffset>
  12044. <bitWidth>1</bitWidth>
  12045. </field>
  12046. <field>
  12047. <name>OC1M</name>
  12048. <description>Output Compare 1 mode</description>
  12049. <bitOffset>4</bitOffset>
  12050. <bitWidth>3</bitWidth>
  12051. </field>
  12052. <field>
  12053. <name>OC1CE</name>
  12054. <description>Output Compare 1 clear
  12055. enable</description>
  12056. <bitOffset>7</bitOffset>
  12057. <bitWidth>1</bitWidth>
  12058. </field>
  12059. <field>
  12060. <name>CC2S</name>
  12061. <description>Capture/Compare 2
  12062. selection</description>
  12063. <bitOffset>8</bitOffset>
  12064. <bitWidth>2</bitWidth>
  12065. </field>
  12066. <field>
  12067. <name>OC2FE</name>
  12068. <description>Output Compare 2 fast
  12069. enable</description>
  12070. <bitOffset>10</bitOffset>
  12071. <bitWidth>1</bitWidth>
  12072. </field>
  12073. <field>
  12074. <name>OC2PE</name>
  12075. <description>Output Compare 2 preload
  12076. enable</description>
  12077. <bitOffset>11</bitOffset>
  12078. <bitWidth>1</bitWidth>
  12079. </field>
  12080. <field>
  12081. <name>OC2M</name>
  12082. <description>Output Compare 2 mode</description>
  12083. <bitOffset>12</bitOffset>
  12084. <bitWidth>3</bitWidth>
  12085. </field>
  12086. <field>
  12087. <name>OC2CE</name>
  12088. <description>Output Compare 2 clear
  12089. enable</description>
  12090. <bitOffset>15</bitOffset>
  12091. <bitWidth>1</bitWidth>
  12092. </field>
  12093. </fields>
  12094. </register>
  12095. <register>
  12096. <name>CCMR2_Output</name>
  12097. <displayName>CCMR2_Output</displayName>
  12098. <description>capture/compare mode register 2 (output
  12099. mode)</description>
  12100. <addressOffset>0x1C</addressOffset>
  12101. <size>0x20</size>
  12102. <access>read-write</access>
  12103. <resetValue>0x00000000</resetValue>
  12104. <fields>
  12105. <field>
  12106. <name>CC3S</name>
  12107. <description>Capture/Compare 3
  12108. selection</description>
  12109. <bitOffset>0</bitOffset>
  12110. <bitWidth>2</bitWidth>
  12111. </field>
  12112. <field>
  12113. <name>OC3FE</name>
  12114. <description>Output compare 3 fast
  12115. enable</description>
  12116. <bitOffset>2</bitOffset>
  12117. <bitWidth>1</bitWidth>
  12118. </field>
  12119. <field>
  12120. <name>OC3PE</name>
  12121. <description>Output compare 3 preload
  12122. enable</description>
  12123. <bitOffset>3</bitOffset>
  12124. <bitWidth>1</bitWidth>
  12125. </field>
  12126. <field>
  12127. <name>OC3M</name>
  12128. <description>Output compare 3 mode</description>
  12129. <bitOffset>4</bitOffset>
  12130. <bitWidth>3</bitWidth>
  12131. </field>
  12132. <field>
  12133. <name>OC3CE</name>
  12134. <description>Output compare 3 clear
  12135. enable</description>
  12136. <bitOffset>7</bitOffset>
  12137. <bitWidth>1</bitWidth>
  12138. </field>
  12139. <field>
  12140. <name>CC4S</name>
  12141. <description>Capture/Compare 4
  12142. selection</description>
  12143. <bitOffset>8</bitOffset>
  12144. <bitWidth>2</bitWidth>
  12145. </field>
  12146. <field>
  12147. <name>OC4FE</name>
  12148. <description>Output compare 4 fast
  12149. enable</description>
  12150. <bitOffset>10</bitOffset>
  12151. <bitWidth>1</bitWidth>
  12152. </field>
  12153. <field>
  12154. <name>OC4PE</name>
  12155. <description>Output compare 4 preload
  12156. enable</description>
  12157. <bitOffset>11</bitOffset>
  12158. <bitWidth>1</bitWidth>
  12159. </field>
  12160. <field>
  12161. <name>OC4M</name>
  12162. <description>Output compare 4 mode</description>
  12163. <bitOffset>12</bitOffset>
  12164. <bitWidth>3</bitWidth>
  12165. </field>
  12166. <field>
  12167. <name>OC4CE</name>
  12168. <description>Output compare 4 clear
  12169. enable</description>
  12170. <bitOffset>15</bitOffset>
  12171. <bitWidth>1</bitWidth>
  12172. </field>
  12173. <field>
  12174. <name>OC3M_3</name>
  12175. <description>Output Compare 3 mode - bit
  12176. 3</description>
  12177. <bitOffset>16</bitOffset>
  12178. <bitWidth>1</bitWidth>
  12179. </field>
  12180. <field>
  12181. <name>OC4M_3</name>
  12182. <description>Output Compare 4 mode - bit
  12183. 3</description>
  12184. <bitOffset>24</bitOffset>
  12185. <bitWidth>1</bitWidth>
  12186. </field>
  12187. </fields>
  12188. </register>
  12189. <register>
  12190. <name>CCMR2_Input</name>
  12191. <displayName>CCMR2_Input</displayName>
  12192. <description>capture/compare mode register 2 (output
  12193. mode)</description>
  12194. <alternateRegister>CCMR2_Output</alternateRegister>
  12195. <addressOffset>0x1C</addressOffset>
  12196. <size>0x20</size>
  12197. <access>read-write</access>
  12198. <resetValue>0x00000000</resetValue>
  12199. <fields>
  12200. <field>
  12201. <name>CC3S</name>
  12202. <description>Capture/Compare 3
  12203. selection</description>
  12204. <bitOffset>0</bitOffset>
  12205. <bitWidth>2</bitWidth>
  12206. </field>
  12207. <field>
  12208. <name>OC3FE</name>
  12209. <description>Output compare 3 fast
  12210. enable</description>
  12211. <bitOffset>2</bitOffset>
  12212. <bitWidth>1</bitWidth>
  12213. </field>
  12214. <field>
  12215. <name>OC3PE</name>
  12216. <description>Output compare 3 preload
  12217. enable</description>
  12218. <bitOffset>3</bitOffset>
  12219. <bitWidth>1</bitWidth>
  12220. </field>
  12221. <field>
  12222. <name>OC3M</name>
  12223. <description>Output compare 3 mode</description>
  12224. <bitOffset>4</bitOffset>
  12225. <bitWidth>3</bitWidth>
  12226. </field>
  12227. <field>
  12228. <name>OC3CE</name>
  12229. <description>Output compare 3 clear
  12230. enable</description>
  12231. <bitOffset>7</bitOffset>
  12232. <bitWidth>1</bitWidth>
  12233. </field>
  12234. <field>
  12235. <name>CC4S</name>
  12236. <description>Capture/Compare 4
  12237. selection</description>
  12238. <bitOffset>8</bitOffset>
  12239. <bitWidth>2</bitWidth>
  12240. </field>
  12241. <field>
  12242. <name>OC4FE</name>
  12243. <description>Output compare 4 fast
  12244. enable</description>
  12245. <bitOffset>10</bitOffset>
  12246. <bitWidth>1</bitWidth>
  12247. </field>
  12248. <field>
  12249. <name>OC4PE</name>
  12250. <description>Output compare 4 preload
  12251. enable</description>
  12252. <bitOffset>11</bitOffset>
  12253. <bitWidth>1</bitWidth>
  12254. </field>
  12255. <field>
  12256. <name>OC4M</name>
  12257. <description>Output compare 4 mode</description>
  12258. <bitOffset>12</bitOffset>
  12259. <bitWidth>3</bitWidth>
  12260. </field>
  12261. <field>
  12262. <name>OC4CE</name>
  12263. <description>Output compare 4 clear
  12264. enable</description>
  12265. <bitOffset>15</bitOffset>
  12266. <bitWidth>1</bitWidth>
  12267. </field>
  12268. </fields>
  12269. </register>
  12270. <register>
  12271. <name>CCER</name>
  12272. <displayName>CCER</displayName>
  12273. <description>capture/compare enable
  12274. register</description>
  12275. <addressOffset>0x20</addressOffset>
  12276. <size>0x20</size>
  12277. <access>read-write</access>
  12278. <resetValue>0x0000</resetValue>
  12279. <fields>
  12280. <field>
  12281. <name>CC1E</name>
  12282. <description>Capture/Compare 1 output
  12283. enable</description>
  12284. <bitOffset>0</bitOffset>
  12285. <bitWidth>1</bitWidth>
  12286. </field>
  12287. <field>
  12288. <name>CC1P</name>
  12289. <description>Capture/Compare 1 output
  12290. Polarity</description>
  12291. <bitOffset>1</bitOffset>
  12292. <bitWidth>1</bitWidth>
  12293. </field>
  12294. <field>
  12295. <name>CC1NE</name>
  12296. <description>Capture/Compare 1 complementary output
  12297. enable</description>
  12298. <bitOffset>2</bitOffset>
  12299. <bitWidth>1</bitWidth>
  12300. </field>
  12301. <field>
  12302. <name>CC1NP</name>
  12303. <description>Capture/Compare 1 output
  12304. Polarity</description>
  12305. <bitOffset>3</bitOffset>
  12306. <bitWidth>1</bitWidth>
  12307. </field>
  12308. <field>
  12309. <name>CC2E</name>
  12310. <description>Capture/Compare 2 output
  12311. enable</description>
  12312. <bitOffset>4</bitOffset>
  12313. <bitWidth>1</bitWidth>
  12314. </field>
  12315. <field>
  12316. <name>CC2P</name>
  12317. <description>Capture/Compare 2 output
  12318. Polarity</description>
  12319. <bitOffset>5</bitOffset>
  12320. <bitWidth>1</bitWidth>
  12321. </field>
  12322. <field>
  12323. <name>CC2NE</name>
  12324. <description>Capture/Compare 2 complementary output
  12325. enable</description>
  12326. <bitOffset>6</bitOffset>
  12327. <bitWidth>1</bitWidth>
  12328. </field>
  12329. <field>
  12330. <name>CC2NP</name>
  12331. <description>Capture/Compare 2 output
  12332. Polarity</description>
  12333. <bitOffset>7</bitOffset>
  12334. <bitWidth>1</bitWidth>
  12335. </field>
  12336. <field>
  12337. <name>CC3E</name>
  12338. <description>Capture/Compare 3 output
  12339. enable</description>
  12340. <bitOffset>8</bitOffset>
  12341. <bitWidth>1</bitWidth>
  12342. </field>
  12343. <field>
  12344. <name>CC3P</name>
  12345. <description>Capture/Compare 3 output
  12346. Polarity</description>
  12347. <bitOffset>9</bitOffset>
  12348. <bitWidth>1</bitWidth>
  12349. </field>
  12350. <field>
  12351. <name>CC3NE</name>
  12352. <description>Capture/Compare 3 complementary output
  12353. enable</description>
  12354. <bitOffset>10</bitOffset>
  12355. <bitWidth>1</bitWidth>
  12356. </field>
  12357. <field>
  12358. <name>CC3NP</name>
  12359. <description>Capture/Compare 3 output
  12360. Polarity</description>
  12361. <bitOffset>11</bitOffset>
  12362. <bitWidth>1</bitWidth>
  12363. </field>
  12364. <field>
  12365. <name>CC4E</name>
  12366. <description>Capture/Compare 4 output
  12367. enable</description>
  12368. <bitOffset>12</bitOffset>
  12369. <bitWidth>1</bitWidth>
  12370. </field>
  12371. <field>
  12372. <name>CC4P</name>
  12373. <description>Capture/Compare 3 output
  12374. Polarity</description>
  12375. <bitOffset>13</bitOffset>
  12376. <bitWidth>1</bitWidth>
  12377. </field>
  12378. <field>
  12379. <name>CC4NP</name>
  12380. <description>Capture/Compare 4 complementary output
  12381. polarity</description>
  12382. <bitOffset>15</bitOffset>
  12383. <bitWidth>1</bitWidth>
  12384. </field>
  12385. <field>
  12386. <name>CC5E</name>
  12387. <description>Capture/Compare 5 output
  12388. enable</description>
  12389. <bitOffset>16</bitOffset>
  12390. <bitWidth>1</bitWidth>
  12391. </field>
  12392. <field>
  12393. <name>CC5P</name>
  12394. <description>Capture/Compare 5 output
  12395. polarity</description>
  12396. <bitOffset>17</bitOffset>
  12397. <bitWidth>1</bitWidth>
  12398. </field>
  12399. <field>
  12400. <name>CC6E</name>
  12401. <description>Capture/Compare 6 output
  12402. enable</description>
  12403. <bitOffset>20</bitOffset>
  12404. <bitWidth>1</bitWidth>
  12405. </field>
  12406. <field>
  12407. <name>CC6P</name>
  12408. <description>Capture/Compare 6 output
  12409. polarity</description>
  12410. <bitOffset>21</bitOffset>
  12411. <bitWidth>1</bitWidth>
  12412. </field>
  12413. </fields>
  12414. </register>
  12415. <register>
  12416. <name>CNT</name>
  12417. <displayName>CNT</displayName>
  12418. <description>counter</description>
  12419. <addressOffset>0x24</addressOffset>
  12420. <size>0x20</size>
  12421. <resetValue>0x00000000</resetValue>
  12422. <fields>
  12423. <field>
  12424. <name>CNT</name>
  12425. <description>counter value</description>
  12426. <bitOffset>0</bitOffset>
  12427. <bitWidth>16</bitWidth>
  12428. <access>read-write</access>
  12429. </field>
  12430. <field>
  12431. <name>UIFCPY</name>
  12432. <description>UIF copy</description>
  12433. <bitOffset>31</bitOffset>
  12434. <bitWidth>1</bitWidth>
  12435. <access>read-only</access>
  12436. </field>
  12437. </fields>
  12438. </register>
  12439. <register>
  12440. <name>PSC</name>
  12441. <displayName>PSC</displayName>
  12442. <description>prescaler</description>
  12443. <addressOffset>0x28</addressOffset>
  12444. <size>0x20</size>
  12445. <access>read-write</access>
  12446. <resetValue>0x0000</resetValue>
  12447. <fields>
  12448. <field>
  12449. <name>PSC</name>
  12450. <description>Prescaler value</description>
  12451. <bitOffset>0</bitOffset>
  12452. <bitWidth>16</bitWidth>
  12453. </field>
  12454. </fields>
  12455. </register>
  12456. <register>
  12457. <name>ARR</name>
  12458. <displayName>ARR</displayName>
  12459. <description>auto-reload register</description>
  12460. <addressOffset>0x2C</addressOffset>
  12461. <size>0x20</size>
  12462. <access>read-write</access>
  12463. <resetValue>0x00000000</resetValue>
  12464. <fields>
  12465. <field>
  12466. <name>ARR</name>
  12467. <description>Auto-reload value</description>
  12468. <bitOffset>0</bitOffset>
  12469. <bitWidth>16</bitWidth>
  12470. </field>
  12471. </fields>
  12472. </register>
  12473. <register>
  12474. <name>RCR</name>
  12475. <displayName>RCR</displayName>
  12476. <description>repetition counter register</description>
  12477. <addressOffset>0x30</addressOffset>
  12478. <size>0x20</size>
  12479. <access>read-write</access>
  12480. <resetValue>0x0000</resetValue>
  12481. <fields>
  12482. <field>
  12483. <name>REP</name>
  12484. <description>Repetition counter value</description>
  12485. <bitOffset>0</bitOffset>
  12486. <bitWidth>16</bitWidth>
  12487. </field>
  12488. </fields>
  12489. </register>
  12490. <register>
  12491. <name>CCR1</name>
  12492. <displayName>CCR1</displayName>
  12493. <description>capture/compare register 1</description>
  12494. <addressOffset>0x34</addressOffset>
  12495. <size>0x20</size>
  12496. <access>read-write</access>
  12497. <resetValue>0x00000000</resetValue>
  12498. <fields>
  12499. <field>
  12500. <name>CCR1</name>
  12501. <description>Capture/Compare 1 value</description>
  12502. <bitOffset>0</bitOffset>
  12503. <bitWidth>16</bitWidth>
  12504. </field>
  12505. </fields>
  12506. </register>
  12507. <register>
  12508. <name>CCR2</name>
  12509. <displayName>CCR2</displayName>
  12510. <description>capture/compare register 2</description>
  12511. <addressOffset>0x38</addressOffset>
  12512. <size>0x20</size>
  12513. <access>read-write</access>
  12514. <resetValue>0x00000000</resetValue>
  12515. <fields>
  12516. <field>
  12517. <name>CCR2</name>
  12518. <description>Capture/Compare 2 value</description>
  12519. <bitOffset>0</bitOffset>
  12520. <bitWidth>16</bitWidth>
  12521. </field>
  12522. </fields>
  12523. </register>
  12524. <register>
  12525. <name>CCR3</name>
  12526. <displayName>CCR3</displayName>
  12527. <description>capture/compare register 3</description>
  12528. <addressOffset>0x3C</addressOffset>
  12529. <size>0x20</size>
  12530. <access>read-write</access>
  12531. <resetValue>0x00000000</resetValue>
  12532. <fields>
  12533. <field>
  12534. <name>CCR3</name>
  12535. <description>Capture/Compare value</description>
  12536. <bitOffset>0</bitOffset>
  12537. <bitWidth>16</bitWidth>
  12538. </field>
  12539. </fields>
  12540. </register>
  12541. <register>
  12542. <name>CCR4</name>
  12543. <displayName>CCR4</displayName>
  12544. <description>capture/compare register 4</description>
  12545. <addressOffset>0x40</addressOffset>
  12546. <size>0x20</size>
  12547. <access>read-write</access>
  12548. <resetValue>0x00000000</resetValue>
  12549. <fields>
  12550. <field>
  12551. <name>CCR4</name>
  12552. <description>Capture/Compare value</description>
  12553. <bitOffset>0</bitOffset>
  12554. <bitWidth>16</bitWidth>
  12555. </field>
  12556. </fields>
  12557. </register>
  12558. <register>
  12559. <name>BDTR</name>
  12560. <displayName>BDTR</displayName>
  12561. <description>break and dead-time register</description>
  12562. <addressOffset>0x44</addressOffset>
  12563. <size>0x20</size>
  12564. <access>read-write</access>
  12565. <resetValue>0x0000</resetValue>
  12566. <fields>
  12567. <field>
  12568. <name>DTG</name>
  12569. <description>Dead-time generator setup</description>
  12570. <bitOffset>0</bitOffset>
  12571. <bitWidth>8</bitWidth>
  12572. </field>
  12573. <field>
  12574. <name>LOCK</name>
  12575. <description>Lock configuration</description>
  12576. <bitOffset>8</bitOffset>
  12577. <bitWidth>2</bitWidth>
  12578. </field>
  12579. <field>
  12580. <name>OSSI</name>
  12581. <description>Off-state selection for Idle
  12582. mode</description>
  12583. <bitOffset>10</bitOffset>
  12584. <bitWidth>1</bitWidth>
  12585. </field>
  12586. <field>
  12587. <name>OSSR</name>
  12588. <description>Off-state selection for Run
  12589. mode</description>
  12590. <bitOffset>11</bitOffset>
  12591. <bitWidth>1</bitWidth>
  12592. </field>
  12593. <field>
  12594. <name>BKE</name>
  12595. <description>Break enable</description>
  12596. <bitOffset>12</bitOffset>
  12597. <bitWidth>1</bitWidth>
  12598. </field>
  12599. <field>
  12600. <name>BKP</name>
  12601. <description>Break polarity</description>
  12602. <bitOffset>13</bitOffset>
  12603. <bitWidth>1</bitWidth>
  12604. </field>
  12605. <field>
  12606. <name>AOE</name>
  12607. <description>Automatic output enable</description>
  12608. <bitOffset>14</bitOffset>
  12609. <bitWidth>1</bitWidth>
  12610. </field>
  12611. <field>
  12612. <name>MOE</name>
  12613. <description>Main output enable</description>
  12614. <bitOffset>15</bitOffset>
  12615. <bitWidth>1</bitWidth>
  12616. </field>
  12617. <field>
  12618. <name>BKF</name>
  12619. <description>Break filter</description>
  12620. <bitOffset>16</bitOffset>
  12621. <bitWidth>4</bitWidth>
  12622. </field>
  12623. <field>
  12624. <name>BK2F</name>
  12625. <description>Break 2 filter</description>
  12626. <bitOffset>20</bitOffset>
  12627. <bitWidth>4</bitWidth>
  12628. </field>
  12629. <field>
  12630. <name>BK2E</name>
  12631. <description>Break 2 enable</description>
  12632. <bitOffset>24</bitOffset>
  12633. <bitWidth>1</bitWidth>
  12634. </field>
  12635. <field>
  12636. <name>BK2P</name>
  12637. <description>Break 2 polarity</description>
  12638. <bitOffset>25</bitOffset>
  12639. <bitWidth>1</bitWidth>
  12640. </field>
  12641. <field>
  12642. <name>BKDSRM</name>
  12643. <description>Break Disarm</description>
  12644. <bitOffset>26</bitOffset>
  12645. <bitWidth>1</bitWidth>
  12646. </field>
  12647. <field>
  12648. <name>BK2DSRM</name>
  12649. <description>Break2 Disarm</description>
  12650. <bitOffset>27</bitOffset>
  12651. <bitWidth>1</bitWidth>
  12652. </field>
  12653. <field>
  12654. <name>BKBID</name>
  12655. <description>Break Bidirectional</description>
  12656. <bitOffset>28</bitOffset>
  12657. <bitWidth>1</bitWidth>
  12658. </field>
  12659. <field>
  12660. <name>BK2ID</name>
  12661. <description>Break2 bidirectional</description>
  12662. <bitOffset>29</bitOffset>
  12663. <bitWidth>1</bitWidth>
  12664. </field>
  12665. </fields>
  12666. </register>
  12667. <register>
  12668. <name>DCR</name>
  12669. <displayName>DCR</displayName>
  12670. <description>DMA control register</description>
  12671. <addressOffset>0x48</addressOffset>
  12672. <size>0x20</size>
  12673. <access>read-write</access>
  12674. <resetValue>0x0000</resetValue>
  12675. <fields>
  12676. <field>
  12677. <name>DBL</name>
  12678. <description>DMA burst length</description>
  12679. <bitOffset>8</bitOffset>
  12680. <bitWidth>5</bitWidth>
  12681. </field>
  12682. <field>
  12683. <name>DBA</name>
  12684. <description>DMA base address</description>
  12685. <bitOffset>0</bitOffset>
  12686. <bitWidth>5</bitWidth>
  12687. </field>
  12688. </fields>
  12689. </register>
  12690. <register>
  12691. <name>DMAR</name>
  12692. <displayName>DMAR</displayName>
  12693. <description>DMA address for full transfer</description>
  12694. <addressOffset>0x4C</addressOffset>
  12695. <size>0x20</size>
  12696. <access>read-write</access>
  12697. <resetValue>0x0000</resetValue>
  12698. <fields>
  12699. <field>
  12700. <name>DMAB</name>
  12701. <description>DMA register for burst
  12702. accesses</description>
  12703. <bitOffset>0</bitOffset>
  12704. <bitWidth>16</bitWidth>
  12705. </field>
  12706. </fields>
  12707. </register>
  12708. <register>
  12709. <name>OR1</name>
  12710. <displayName>OR1</displayName>
  12711. <description>option register 1</description>
  12712. <addressOffset>0x50</addressOffset>
  12713. <size>0x20</size>
  12714. <access>read-write</access>
  12715. <resetValue>0x0000</resetValue>
  12716. <fields>
  12717. <field>
  12718. <name>OCREF_CLR</name>
  12719. <description>Ocref_clr source selection</description>
  12720. <bitOffset>0</bitOffset>
  12721. <bitWidth>1</bitWidth>
  12722. </field>
  12723. </fields>
  12724. </register>
  12725. <register>
  12726. <name>CCMR3_Output</name>
  12727. <displayName>CCMR3_Output</displayName>
  12728. <description>capture/compare mode register 2 (output
  12729. mode)</description>
  12730. <addressOffset>0x54</addressOffset>
  12731. <size>0x20</size>
  12732. <access>read-write</access>
  12733. <resetValue>0x00000000</resetValue>
  12734. <fields>
  12735. <field>
  12736. <name>OC6M_bit3</name>
  12737. <description>Output Compare 6 mode bit
  12738. 3</description>
  12739. <bitOffset>24</bitOffset>
  12740. <bitWidth>1</bitWidth>
  12741. </field>
  12742. <field>
  12743. <name>OC5M_bit3</name>
  12744. <description>Output Compare 5 mode bit
  12745. 3</description>
  12746. <bitOffset>16</bitOffset>
  12747. <bitWidth>1</bitWidth>
  12748. </field>
  12749. <field>
  12750. <name>OC6CE</name>
  12751. <description>Output compare 6 clear
  12752. enable</description>
  12753. <bitOffset>15</bitOffset>
  12754. <bitWidth>1</bitWidth>
  12755. </field>
  12756. <field>
  12757. <name>OC6M</name>
  12758. <description>Output compare 6 mode</description>
  12759. <bitOffset>12</bitOffset>
  12760. <bitWidth>3</bitWidth>
  12761. </field>
  12762. <field>
  12763. <name>OC6PE</name>
  12764. <description>Output compare 6 preload
  12765. enable</description>
  12766. <bitOffset>11</bitOffset>
  12767. <bitWidth>1</bitWidth>
  12768. </field>
  12769. <field>
  12770. <name>OC6FE</name>
  12771. <description>Output compare 6 fast
  12772. enable</description>
  12773. <bitOffset>10</bitOffset>
  12774. <bitWidth>1</bitWidth>
  12775. </field>
  12776. <field>
  12777. <name>OC5CE</name>
  12778. <description>Output compare 5 clear
  12779. enable</description>
  12780. <bitOffset>7</bitOffset>
  12781. <bitWidth>1</bitWidth>
  12782. </field>
  12783. <field>
  12784. <name>OC5M</name>
  12785. <description>Output compare 5 mode</description>
  12786. <bitOffset>4</bitOffset>
  12787. <bitWidth>3</bitWidth>
  12788. </field>
  12789. <field>
  12790. <name>OC5PE</name>
  12791. <description>Output compare 5 preload
  12792. enable</description>
  12793. <bitOffset>3</bitOffset>
  12794. <bitWidth>1</bitWidth>
  12795. </field>
  12796. <field>
  12797. <name>OC5FE</name>
  12798. <description>Output compare 5 fast
  12799. enable</description>
  12800. <bitOffset>2</bitOffset>
  12801. <bitWidth>1</bitWidth>
  12802. </field>
  12803. </fields>
  12804. </register>
  12805. <register>
  12806. <name>CCR5</name>
  12807. <displayName>CCR5</displayName>
  12808. <description>capture/compare register 4</description>
  12809. <addressOffset>0x58</addressOffset>
  12810. <size>0x20</size>
  12811. <access>read-write</access>
  12812. <resetValue>0x00000000</resetValue>
  12813. <fields>
  12814. <field>
  12815. <name>CCR5</name>
  12816. <description>Capture/Compare value</description>
  12817. <bitOffset>0</bitOffset>
  12818. <bitWidth>16</bitWidth>
  12819. </field>
  12820. <field>
  12821. <name>GC5C1</name>
  12822. <description>Group Channel 5 and Channel
  12823. 1</description>
  12824. <bitOffset>29</bitOffset>
  12825. <bitWidth>1</bitWidth>
  12826. </field>
  12827. <field>
  12828. <name>GC5C2</name>
  12829. <description>Group Channel 5 and Channel
  12830. 2</description>
  12831. <bitOffset>30</bitOffset>
  12832. <bitWidth>1</bitWidth>
  12833. </field>
  12834. <field>
  12835. <name>GC5C3</name>
  12836. <description>Group Channel 5 and Channel
  12837. 3</description>
  12838. <bitOffset>31</bitOffset>
  12839. <bitWidth>1</bitWidth>
  12840. </field>
  12841. </fields>
  12842. </register>
  12843. <register>
  12844. <name>CCR6</name>
  12845. <displayName>CCR6</displayName>
  12846. <description>capture/compare register 4</description>
  12847. <addressOffset>0x5C</addressOffset>
  12848. <size>0x20</size>
  12849. <access>read-write</access>
  12850. <resetValue>0x00000000</resetValue>
  12851. <fields>
  12852. <field>
  12853. <name>CCR6</name>
  12854. <description>Capture/Compare value</description>
  12855. <bitOffset>0</bitOffset>
  12856. <bitWidth>16</bitWidth>
  12857. </field>
  12858. </fields>
  12859. </register>
  12860. <register>
  12861. <name>AF1</name>
  12862. <displayName>AF1</displayName>
  12863. <description>DMA address for full transfer</description>
  12864. <addressOffset>0x60</addressOffset>
  12865. <size>0x20</size>
  12866. <access>read-write</access>
  12867. <resetValue>0x00000001</resetValue>
  12868. <fields>
  12869. <field>
  12870. <name>BKINE</name>
  12871. <description>BRK BKIN input enable</description>
  12872. <bitOffset>0</bitOffset>
  12873. <bitWidth>1</bitWidth>
  12874. </field>
  12875. <field>
  12876. <name>BKCMP1E</name>
  12877. <description>BRK COMP1 enable</description>
  12878. <bitOffset>1</bitOffset>
  12879. <bitWidth>1</bitWidth>
  12880. </field>
  12881. <field>
  12882. <name>BKCMP2E</name>
  12883. <description>BRK COMP2 enable</description>
  12884. <bitOffset>2</bitOffset>
  12885. <bitWidth>1</bitWidth>
  12886. </field>
  12887. <field>
  12888. <name>BKINP</name>
  12889. <description>BRK BKIN input polarity</description>
  12890. <bitOffset>9</bitOffset>
  12891. <bitWidth>1</bitWidth>
  12892. </field>
  12893. <field>
  12894. <name>BKCMP1P</name>
  12895. <description>BRK COMP1 input polarity</description>
  12896. <bitOffset>10</bitOffset>
  12897. <bitWidth>1</bitWidth>
  12898. </field>
  12899. <field>
  12900. <name>BKCMP2P</name>
  12901. <description>BRK COMP2 input polarity</description>
  12902. <bitOffset>11</bitOffset>
  12903. <bitWidth>1</bitWidth>
  12904. </field>
  12905. <field>
  12906. <name>ETRSEL</name>
  12907. <description>ETR source selection</description>
  12908. <bitOffset>14</bitOffset>
  12909. <bitWidth>3</bitWidth>
  12910. </field>
  12911. </fields>
  12912. </register>
  12913. <register>
  12914. <name>AF2</name>
  12915. <displayName>AF2</displayName>
  12916. <description>DMA address for full transfer</description>
  12917. <addressOffset>0x64</addressOffset>
  12918. <size>0x20</size>
  12919. <access>read-write</access>
  12920. <resetValue>0x00000001</resetValue>
  12921. <fields>
  12922. <field>
  12923. <name>BK2INE</name>
  12924. <description>BRK2 BKIN input enable</description>
  12925. <bitOffset>0</bitOffset>
  12926. <bitWidth>1</bitWidth>
  12927. </field>
  12928. <field>
  12929. <name>BK2CMP1E</name>
  12930. <description>BRK2 COMP1 enable</description>
  12931. <bitOffset>1</bitOffset>
  12932. <bitWidth>1</bitWidth>
  12933. </field>
  12934. <field>
  12935. <name>BK2CMP2E</name>
  12936. <description>BRK2 COMP2 enable</description>
  12937. <bitOffset>2</bitOffset>
  12938. <bitWidth>1</bitWidth>
  12939. </field>
  12940. <field>
  12941. <name>BK2DFBK0E</name>
  12942. <description>BRK2 DFSDM_BREAK0 enable</description>
  12943. <bitOffset>8</bitOffset>
  12944. <bitWidth>1</bitWidth>
  12945. </field>
  12946. <field>
  12947. <name>BK2INP</name>
  12948. <description>BRK2 BKIN input polarity</description>
  12949. <bitOffset>9</bitOffset>
  12950. <bitWidth>1</bitWidth>
  12951. </field>
  12952. <field>
  12953. <name>BK2CMP1P</name>
  12954. <description>BRK2 COMP1 input polarity</description>
  12955. <bitOffset>10</bitOffset>
  12956. <bitWidth>1</bitWidth>
  12957. </field>
  12958. <field>
  12959. <name>BK2CMP2P</name>
  12960. <description>BRK2 COMP2 input polarity</description>
  12961. <bitOffset>11</bitOffset>
  12962. <bitWidth>1</bitWidth>
  12963. </field>
  12964. </fields>
  12965. </register>
  12966. <register>
  12967. <name>TISEL</name>
  12968. <displayName>TISEL</displayName>
  12969. <description>TIM1 timer input selection
  12970. register</description>
  12971. <addressOffset>0x68</addressOffset>
  12972. <size>0x20</size>
  12973. <access>read-write</access>
  12974. <resetValue>0x00000000</resetValue>
  12975. <fields>
  12976. <field>
  12977. <name>TI1SEL3_0</name>
  12978. <description>selects TI1[0] to TI1[15]
  12979. input</description>
  12980. <bitOffset>0</bitOffset>
  12981. <bitWidth>4</bitWidth>
  12982. </field>
  12983. <field>
  12984. <name>TI2SEL3_0</name>
  12985. <description>selects TI2[0] to TI2[15]
  12986. input</description>
  12987. <bitOffset>8</bitOffset>
  12988. <bitWidth>4</bitWidth>
  12989. </field>
  12990. <field>
  12991. <name>TI3SEL3_0</name>
  12992. <description>selects TI3[0] to TI3[15]
  12993. input</description>
  12994. <bitOffset>16</bitOffset>
  12995. <bitWidth>4</bitWidth>
  12996. </field>
  12997. <field>
  12998. <name>TI4SEL3_0</name>
  12999. <description>selects TI4[0] to TI4[15]
  13000. input</description>
  13001. <bitOffset>24</bitOffset>
  13002. <bitWidth>4</bitWidth>
  13003. </field>
  13004. </fields>
  13005. </register>
  13006. </registers>
  13007. </peripheral>
  13008. <peripheral>
  13009. <name>ADC</name>
  13010. <description>Analog to Digital Converter instance
  13011. 1</description>
  13012. <groupName>ADC</groupName>
  13013. <baseAddress>0x40012400</baseAddress>
  13014. <addressBlock>
  13015. <offset>0x0</offset>
  13016. <size>0x400</size>
  13017. <usage>registers</usage>
  13018. </addressBlock>
  13019. <interrupt>
  13020. <name>ADC_COMP</name>
  13021. <description>ADC and COMP interrupts</description>
  13022. <value>12</value>
  13023. </interrupt>
  13024. <registers>
  13025. <register>
  13026. <name>ISR</name>
  13027. <displayName>ISR</displayName>
  13028. <description>ADC interrupt and status
  13029. register</description>
  13030. <addressOffset>0x0</addressOffset>
  13031. <size>0x20</size>
  13032. <access>read-write</access>
  13033. <resetValue>0x00000000</resetValue>
  13034. <fields>
  13035. <field>
  13036. <name>CCRDY</name>
  13037. <description>Channel Configuration Ready
  13038. flag</description>
  13039. <bitOffset>13</bitOffset>
  13040. <bitWidth>1</bitWidth>
  13041. </field>
  13042. <field>
  13043. <name>EOCAL</name>
  13044. <description>End Of Calibration flag</description>
  13045. <bitOffset>11</bitOffset>
  13046. <bitWidth>1</bitWidth>
  13047. </field>
  13048. <field>
  13049. <name>AWD3</name>
  13050. <description>ADC analog watchdog 3 flag</description>
  13051. <bitOffset>9</bitOffset>
  13052. <bitWidth>1</bitWidth>
  13053. </field>
  13054. <field>
  13055. <name>AWD2</name>
  13056. <description>ADC analog watchdog 2 flag</description>
  13057. <bitOffset>8</bitOffset>
  13058. <bitWidth>1</bitWidth>
  13059. </field>
  13060. <field>
  13061. <name>AWD1</name>
  13062. <description>ADC analog watchdog 1 flag</description>
  13063. <bitOffset>7</bitOffset>
  13064. <bitWidth>1</bitWidth>
  13065. </field>
  13066. <field>
  13067. <name>OVR</name>
  13068. <description>ADC group regular overrun
  13069. flag</description>
  13070. <bitOffset>4</bitOffset>
  13071. <bitWidth>1</bitWidth>
  13072. </field>
  13073. <field>
  13074. <name>EOS</name>
  13075. <description>ADC group regular end of sequence
  13076. conversions flag</description>
  13077. <bitOffset>3</bitOffset>
  13078. <bitWidth>1</bitWidth>
  13079. </field>
  13080. <field>
  13081. <name>EOC</name>
  13082. <description>ADC group regular end of unitary
  13083. conversion flag</description>
  13084. <bitOffset>2</bitOffset>
  13085. <bitWidth>1</bitWidth>
  13086. </field>
  13087. <field>
  13088. <name>EOSMP</name>
  13089. <description>ADC group regular end of sampling
  13090. flag</description>
  13091. <bitOffset>1</bitOffset>
  13092. <bitWidth>1</bitWidth>
  13093. </field>
  13094. <field>
  13095. <name>ADRDY</name>
  13096. <description>ADC ready flag</description>
  13097. <bitOffset>0</bitOffset>
  13098. <bitWidth>1</bitWidth>
  13099. </field>
  13100. </fields>
  13101. </register>
  13102. <register>
  13103. <name>IER</name>
  13104. <displayName>IER</displayName>
  13105. <description>ADC interrupt enable register</description>
  13106. <addressOffset>0x4</addressOffset>
  13107. <size>0x20</size>
  13108. <access>read-write</access>
  13109. <resetValue>0x00000000</resetValue>
  13110. <fields>
  13111. <field>
  13112. <name>CCRDYIE</name>
  13113. <description>Channel Configuration Ready Interrupt
  13114. enable</description>
  13115. <bitOffset>13</bitOffset>
  13116. <bitWidth>1</bitWidth>
  13117. </field>
  13118. <field>
  13119. <name>EOCALIE</name>
  13120. <description>End of calibration interrupt
  13121. enable</description>
  13122. <bitOffset>11</bitOffset>
  13123. <bitWidth>1</bitWidth>
  13124. </field>
  13125. <field>
  13126. <name>AWD3IE</name>
  13127. <description>ADC analog watchdog 3
  13128. interrupt</description>
  13129. <bitOffset>9</bitOffset>
  13130. <bitWidth>1</bitWidth>
  13131. </field>
  13132. <field>
  13133. <name>AWD2IE</name>
  13134. <description>ADC analog watchdog 2
  13135. interrupt</description>
  13136. <bitOffset>8</bitOffset>
  13137. <bitWidth>1</bitWidth>
  13138. </field>
  13139. <field>
  13140. <name>AWD1IE</name>
  13141. <description>ADC analog watchdog 1
  13142. interrupt</description>
  13143. <bitOffset>7</bitOffset>
  13144. <bitWidth>1</bitWidth>
  13145. </field>
  13146. <field>
  13147. <name>OVRIE</name>
  13148. <description>ADC group regular overrun
  13149. interrupt</description>
  13150. <bitOffset>4</bitOffset>
  13151. <bitWidth>1</bitWidth>
  13152. </field>
  13153. <field>
  13154. <name>EOSIE</name>
  13155. <description>ADC group regular end of sequence
  13156. conversions interrupt</description>
  13157. <bitOffset>3</bitOffset>
  13158. <bitWidth>1</bitWidth>
  13159. </field>
  13160. <field>
  13161. <name>EOCIE</name>
  13162. <description>ADC group regular end of unitary
  13163. conversion interrupt</description>
  13164. <bitOffset>2</bitOffset>
  13165. <bitWidth>1</bitWidth>
  13166. </field>
  13167. <field>
  13168. <name>EOSMPIE</name>
  13169. <description>ADC group regular end of sampling
  13170. interrupt</description>
  13171. <bitOffset>1</bitOffset>
  13172. <bitWidth>1</bitWidth>
  13173. </field>
  13174. <field>
  13175. <name>ADRDYIE</name>
  13176. <description>ADC ready interrupt</description>
  13177. <bitOffset>0</bitOffset>
  13178. <bitWidth>1</bitWidth>
  13179. </field>
  13180. </fields>
  13181. </register>
  13182. <register>
  13183. <name>CR</name>
  13184. <displayName>CR</displayName>
  13185. <description>ADC control register</description>
  13186. <addressOffset>0x8</addressOffset>
  13187. <size>0x20</size>
  13188. <access>read-write</access>
  13189. <resetValue>0x00000000</resetValue>
  13190. <fields>
  13191. <field>
  13192. <name>ADCAL</name>
  13193. <description>ADC calibration</description>
  13194. <bitOffset>31</bitOffset>
  13195. <bitWidth>1</bitWidth>
  13196. </field>
  13197. <field>
  13198. <name>ADVREGEN</name>
  13199. <description>ADC voltage regulator
  13200. enable</description>
  13201. <bitOffset>28</bitOffset>
  13202. <bitWidth>1</bitWidth>
  13203. </field>
  13204. <field>
  13205. <name>ADSTP</name>
  13206. <description>ADC group regular conversion
  13207. stop</description>
  13208. <bitOffset>4</bitOffset>
  13209. <bitWidth>1</bitWidth>
  13210. </field>
  13211. <field>
  13212. <name>ADSTART</name>
  13213. <description>ADC group regular conversion
  13214. start</description>
  13215. <bitOffset>2</bitOffset>
  13216. <bitWidth>1</bitWidth>
  13217. </field>
  13218. <field>
  13219. <name>ADDIS</name>
  13220. <description>ADC disable</description>
  13221. <bitOffset>1</bitOffset>
  13222. <bitWidth>1</bitWidth>
  13223. </field>
  13224. <field>
  13225. <name>ADEN</name>
  13226. <description>ADC enable</description>
  13227. <bitOffset>0</bitOffset>
  13228. <bitWidth>1</bitWidth>
  13229. </field>
  13230. </fields>
  13231. </register>
  13232. <register>
  13233. <name>CFGR1</name>
  13234. <displayName>CFGR1</displayName>
  13235. <description>ADC configuration register 1</description>
  13236. <addressOffset>0xC</addressOffset>
  13237. <size>0x20</size>
  13238. <access>read-write</access>
  13239. <resetValue>0x00000000</resetValue>
  13240. <fields>
  13241. <field>
  13242. <name>AWDCH1CH</name>
  13243. <description>ADC analog watchdog 1 monitored channel
  13244. selection</description>
  13245. <bitOffset>26</bitOffset>
  13246. <bitWidth>5</bitWidth>
  13247. </field>
  13248. <field>
  13249. <name>AWD1EN</name>
  13250. <description>ADC analog watchdog 1 enable on scope
  13251. ADC group regular</description>
  13252. <bitOffset>23</bitOffset>
  13253. <bitWidth>1</bitWidth>
  13254. </field>
  13255. <field>
  13256. <name>AWD1SGL</name>
  13257. <description>ADC analog watchdog 1 monitoring a
  13258. single channel or all channels</description>
  13259. <bitOffset>22</bitOffset>
  13260. <bitWidth>1</bitWidth>
  13261. </field>
  13262. <field>
  13263. <name>CHSELRMOD</name>
  13264. <description>Mode selection of the ADC_CHSELR
  13265. register</description>
  13266. <bitOffset>21</bitOffset>
  13267. <bitWidth>1</bitWidth>
  13268. </field>
  13269. <field>
  13270. <name>DISCEN</name>
  13271. <description>ADC group regular sequencer
  13272. discontinuous mode</description>
  13273. <bitOffset>16</bitOffset>
  13274. <bitWidth>1</bitWidth>
  13275. </field>
  13276. <field>
  13277. <name>AUTOFF</name>
  13278. <description>Auto-off mode</description>
  13279. <bitOffset>15</bitOffset>
  13280. <bitWidth>1</bitWidth>
  13281. </field>
  13282. <field>
  13283. <name>WAIT</name>
  13284. <description>Wait conversion mode</description>
  13285. <bitOffset>14</bitOffset>
  13286. <bitWidth>1</bitWidth>
  13287. </field>
  13288. <field>
  13289. <name>CONT</name>
  13290. <description>ADC group regular continuous conversion
  13291. mode</description>
  13292. <bitOffset>13</bitOffset>
  13293. <bitWidth>1</bitWidth>
  13294. </field>
  13295. <field>
  13296. <name>OVRMOD</name>
  13297. <description>ADC group regular overrun
  13298. configuration</description>
  13299. <bitOffset>12</bitOffset>
  13300. <bitWidth>1</bitWidth>
  13301. </field>
  13302. <field>
  13303. <name>EXTEN</name>
  13304. <description>ADC group regular external trigger
  13305. polarity</description>
  13306. <bitOffset>10</bitOffset>
  13307. <bitWidth>2</bitWidth>
  13308. </field>
  13309. <field>
  13310. <name>EXTSEL</name>
  13311. <description>ADC group regular external trigger
  13312. source</description>
  13313. <bitOffset>6</bitOffset>
  13314. <bitWidth>3</bitWidth>
  13315. </field>
  13316. <field>
  13317. <name>ALIGN</name>
  13318. <description>ADC data alignement</description>
  13319. <bitOffset>5</bitOffset>
  13320. <bitWidth>1</bitWidth>
  13321. </field>
  13322. <field>
  13323. <name>RES</name>
  13324. <description>ADC data resolution</description>
  13325. <bitOffset>3</bitOffset>
  13326. <bitWidth>2</bitWidth>
  13327. </field>
  13328. <field>
  13329. <name>SCANDIR</name>
  13330. <description>Scan sequence direction</description>
  13331. <bitOffset>2</bitOffset>
  13332. <bitWidth>1</bitWidth>
  13333. </field>
  13334. <field>
  13335. <name>DMACFG</name>
  13336. <description>ADC DMA transfer
  13337. configuration</description>
  13338. <bitOffset>1</bitOffset>
  13339. <bitWidth>1</bitWidth>
  13340. </field>
  13341. <field>
  13342. <name>DMAEN</name>
  13343. <description>ADC DMA transfer enable</description>
  13344. <bitOffset>0</bitOffset>
  13345. <bitWidth>1</bitWidth>
  13346. </field>
  13347. </fields>
  13348. </register>
  13349. <register>
  13350. <name>CFGR2</name>
  13351. <displayName>CFGR2</displayName>
  13352. <description>ADC configuration register 2</description>
  13353. <addressOffset>0x10</addressOffset>
  13354. <size>0x20</size>
  13355. <access>read-write</access>
  13356. <resetValue>0x00000000</resetValue>
  13357. <fields>
  13358. <field>
  13359. <name>CKMODE</name>
  13360. <description>ADC clock mode</description>
  13361. <bitOffset>30</bitOffset>
  13362. <bitWidth>2</bitWidth>
  13363. </field>
  13364. <field>
  13365. <name>LFTRIG</name>
  13366. <description>Low frequency trigger mode
  13367. enable</description>
  13368. <bitOffset>29</bitOffset>
  13369. <bitWidth>1</bitWidth>
  13370. </field>
  13371. <field>
  13372. <name>TOVS</name>
  13373. <description>ADC oversampling discontinuous mode
  13374. (triggered mode) for ADC group regular</description>
  13375. <bitOffset>9</bitOffset>
  13376. <bitWidth>1</bitWidth>
  13377. </field>
  13378. <field>
  13379. <name>OVSS</name>
  13380. <description>ADC oversampling shift</description>
  13381. <bitOffset>5</bitOffset>
  13382. <bitWidth>4</bitWidth>
  13383. </field>
  13384. <field>
  13385. <name>OVSR</name>
  13386. <description>ADC oversampling ratio</description>
  13387. <bitOffset>2</bitOffset>
  13388. <bitWidth>3</bitWidth>
  13389. </field>
  13390. <field>
  13391. <name>OVSE</name>
  13392. <description>ADC oversampler enable on scope ADC
  13393. group regular</description>
  13394. <bitOffset>0</bitOffset>
  13395. <bitWidth>1</bitWidth>
  13396. </field>
  13397. </fields>
  13398. </register>
  13399. <register>
  13400. <name>SMPR</name>
  13401. <displayName>SMPR</displayName>
  13402. <description>ADC sampling time register</description>
  13403. <addressOffset>0x14</addressOffset>
  13404. <size>0x20</size>
  13405. <access>read-write</access>
  13406. <resetValue>0x00000000</resetValue>
  13407. <fields>
  13408. <field>
  13409. <name>SMP1</name>
  13410. <description>Sampling time selection</description>
  13411. <bitOffset>0</bitOffset>
  13412. <bitWidth>3</bitWidth>
  13413. </field>
  13414. <field>
  13415. <name>SMP2</name>
  13416. <description>Sampling time selection</description>
  13417. <bitOffset>4</bitOffset>
  13418. <bitWidth>3</bitWidth>
  13419. </field>
  13420. <field>
  13421. <name>SMPSEL</name>
  13422. <description>Channel sampling time
  13423. selection</description>
  13424. <bitOffset>8</bitOffset>
  13425. <bitWidth>19</bitWidth>
  13426. </field>
  13427. </fields>
  13428. </register>
  13429. <register>
  13430. <name>AWD1TR</name>
  13431. <displayName>AWD1TR</displayName>
  13432. <description>watchdog threshold register</description>
  13433. <addressOffset>0x20</addressOffset>
  13434. <size>0x20</size>
  13435. <access>read-write</access>
  13436. <resetValue>0x0FFF0000</resetValue>
  13437. <fields>
  13438. <field>
  13439. <name>HT1</name>
  13440. <description>ADC analog watchdog 1 threshold
  13441. high</description>
  13442. <bitOffset>16</bitOffset>
  13443. <bitWidth>12</bitWidth>
  13444. </field>
  13445. <field>
  13446. <name>LT1</name>
  13447. <description>ADC analog watchdog 1 threshold
  13448. low</description>
  13449. <bitOffset>0</bitOffset>
  13450. <bitWidth>12</bitWidth>
  13451. </field>
  13452. </fields>
  13453. </register>
  13454. <register>
  13455. <name>AWD2TR</name>
  13456. <displayName>AWD2TR</displayName>
  13457. <description>watchdog threshold register</description>
  13458. <addressOffset>0x24</addressOffset>
  13459. <size>0x20</size>
  13460. <access>read-write</access>
  13461. <resetValue>0x0FFF0000</resetValue>
  13462. <fields>
  13463. <field>
  13464. <name>HT2</name>
  13465. <description>ADC analog watchdog 2 threshold
  13466. high</description>
  13467. <bitOffset>16</bitOffset>
  13468. <bitWidth>12</bitWidth>
  13469. </field>
  13470. <field>
  13471. <name>LT2</name>
  13472. <description>ADC analog watchdog 2 threshold
  13473. low</description>
  13474. <bitOffset>0</bitOffset>
  13475. <bitWidth>12</bitWidth>
  13476. </field>
  13477. </fields>
  13478. </register>
  13479. <register>
  13480. <name>CHSELR</name>
  13481. <displayName>CHSELR</displayName>
  13482. <description>channel selection register</description>
  13483. <addressOffset>0x28</addressOffset>
  13484. <size>0x20</size>
  13485. <access>read-write</access>
  13486. <resetValue>0x0FFF0000</resetValue>
  13487. <fields>
  13488. <field>
  13489. <name>CHSEL</name>
  13490. <description>Channel-x selection</description>
  13491. <bitOffset>0</bitOffset>
  13492. <bitWidth>19</bitWidth>
  13493. </field>
  13494. </fields>
  13495. </register>
  13496. <register>
  13497. <name>CHSELR_1</name>
  13498. <displayName>CHSELR_1</displayName>
  13499. <description>channel selection register CHSELRMOD = 1 in
  13500. ADC_CFGR1</description>
  13501. <alternateRegister>CHSELR</alternateRegister>
  13502. <addressOffset>0x28</addressOffset>
  13503. <size>0x20</size>
  13504. <access>read-write</access>
  13505. <resetValue>0x00000000</resetValue>
  13506. <fields>
  13507. <field>
  13508. <name>SQ1</name>
  13509. <description>conversion of the sequence</description>
  13510. <bitOffset>0</bitOffset>
  13511. <bitWidth>4</bitWidth>
  13512. </field>
  13513. <field>
  13514. <name>SQ2</name>
  13515. <description>conversion of the sequence</description>
  13516. <bitOffset>4</bitOffset>
  13517. <bitWidth>4</bitWidth>
  13518. </field>
  13519. <field>
  13520. <name>SQ3</name>
  13521. <description>conversion of the sequence</description>
  13522. <bitOffset>8</bitOffset>
  13523. <bitWidth>4</bitWidth>
  13524. </field>
  13525. <field>
  13526. <name>SQ4</name>
  13527. <description>conversion of the sequence</description>
  13528. <bitOffset>12</bitOffset>
  13529. <bitWidth>4</bitWidth>
  13530. </field>
  13531. <field>
  13532. <name>SQ5</name>
  13533. <description>conversion of the sequence</description>
  13534. <bitOffset>16</bitOffset>
  13535. <bitWidth>4</bitWidth>
  13536. </field>
  13537. <field>
  13538. <name>SQ6</name>
  13539. <description>conversion of the sequence</description>
  13540. <bitOffset>20</bitOffset>
  13541. <bitWidth>4</bitWidth>
  13542. </field>
  13543. <field>
  13544. <name>SQ7</name>
  13545. <description>conversion of the sequence</description>
  13546. <bitOffset>24</bitOffset>
  13547. <bitWidth>4</bitWidth>
  13548. </field>
  13549. <field>
  13550. <name>SQ8</name>
  13551. <description>conversion of the sequence</description>
  13552. <bitOffset>28</bitOffset>
  13553. <bitWidth>4</bitWidth>
  13554. </field>
  13555. </fields>
  13556. </register>
  13557. <register>
  13558. <name>AWD3TR</name>
  13559. <displayName>AWD3TR</displayName>
  13560. <description>watchdog threshold register</description>
  13561. <addressOffset>0x2C</addressOffset>
  13562. <size>0x20</size>
  13563. <access>read-write</access>
  13564. <resetValue>0x0FFF0000</resetValue>
  13565. <fields>
  13566. <field>
  13567. <name>HT3</name>
  13568. <description>ADC analog watchdog 3 threshold
  13569. high</description>
  13570. <bitOffset>16</bitOffset>
  13571. <bitWidth>12</bitWidth>
  13572. </field>
  13573. <field>
  13574. <name>LT3</name>
  13575. <description>ADC analog watchdog 3 threshold
  13576. high</description>
  13577. <bitOffset>0</bitOffset>
  13578. <bitWidth>12</bitWidth>
  13579. </field>
  13580. </fields>
  13581. </register>
  13582. <register>
  13583. <name>DR</name>
  13584. <displayName>DR</displayName>
  13585. <description>ADC group regular conversion data
  13586. register</description>
  13587. <addressOffset>0x40</addressOffset>
  13588. <size>0x20</size>
  13589. <access>read-only</access>
  13590. <resetValue>0x00000000</resetValue>
  13591. <fields>
  13592. <field>
  13593. <name>regularDATA</name>
  13594. <description>ADC group regular conversion
  13595. data</description>
  13596. <bitOffset>0</bitOffset>
  13597. <bitWidth>16</bitWidth>
  13598. </field>
  13599. </fields>
  13600. </register>
  13601. <register>
  13602. <name>AWD2CR</name>
  13603. <displayName>AWD2CR</displayName>
  13604. <description>ADC analog watchdog 2 configuration
  13605. register</description>
  13606. <addressOffset>0xA0</addressOffset>
  13607. <size>0x20</size>
  13608. <access>read-write</access>
  13609. <resetValue>0x00000000</resetValue>
  13610. <fields>
  13611. <field>
  13612. <name>AWD2CH</name>
  13613. <description>ADC analog watchdog 2 monitored channel
  13614. selection</description>
  13615. <bitOffset>0</bitOffset>
  13616. <bitWidth>19</bitWidth>
  13617. </field>
  13618. </fields>
  13619. </register>
  13620. <register>
  13621. <name>AWD3CR</name>
  13622. <displayName>AWD3CR</displayName>
  13623. <description>ADC analog watchdog 3 configuration
  13624. register</description>
  13625. <addressOffset>0xA4</addressOffset>
  13626. <size>0x20</size>
  13627. <access>read-write</access>
  13628. <resetValue>0x00000000</resetValue>
  13629. <fields>
  13630. <field>
  13631. <name>AWD3CH</name>
  13632. <description>ADC analog watchdog 3 monitored channel
  13633. selection</description>
  13634. <bitOffset>0</bitOffset>
  13635. <bitWidth>19</bitWidth>
  13636. </field>
  13637. </fields>
  13638. </register>
  13639. <register>
  13640. <name>CALFACT</name>
  13641. <displayName>CALFACT</displayName>
  13642. <description>ADC calibration factors
  13643. register</description>
  13644. <addressOffset>0xB4</addressOffset>
  13645. <size>0x20</size>
  13646. <access>read-write</access>
  13647. <resetValue>0x00000000</resetValue>
  13648. <fields>
  13649. <field>
  13650. <name>CALFACT</name>
  13651. <description>ADC calibration factor in single-ended
  13652. mode</description>
  13653. <bitOffset>0</bitOffset>
  13654. <bitWidth>7</bitWidth>
  13655. </field>
  13656. </fields>
  13657. </register>
  13658. <register>
  13659. <name>CCR</name>
  13660. <displayName>CCR</displayName>
  13661. <description>ADC common control register</description>
  13662. <addressOffset>0x308</addressOffset>
  13663. <size>0x20</size>
  13664. <access>read-write</access>
  13665. <resetValue>0x00000000</resetValue>
  13666. <fields>
  13667. <field>
  13668. <name>PRESC</name>
  13669. <description>ADC prescaler</description>
  13670. <bitOffset>18</bitOffset>
  13671. <bitWidth>4</bitWidth>
  13672. </field>
  13673. <field>
  13674. <name>VREFEN</name>
  13675. <description>VREFINT enable</description>
  13676. <bitOffset>22</bitOffset>
  13677. <bitWidth>1</bitWidth>
  13678. </field>
  13679. <field>
  13680. <name>TSEN</name>
  13681. <description>Temperature sensor enable</description>
  13682. <bitOffset>23</bitOffset>
  13683. <bitWidth>1</bitWidth>
  13684. </field>
  13685. <field>
  13686. <name>VBATEN</name>
  13687. <description>VBAT enable</description>
  13688. <bitOffset>24</bitOffset>
  13689. <bitWidth>1</bitWidth>
  13690. </field>
  13691. </fields>
  13692. </register>
  13693. </registers>
  13694. </peripheral>
  13695. <peripheral>
  13696. <name>SYSCFG</name>
  13697. <description>System configuration controller</description>
  13698. <groupName>SYSCFG</groupName>
  13699. <baseAddress>0x40010000</baseAddress>
  13700. <addressBlock>
  13701. <offset>0x0</offset>
  13702. <size>0x30</size>
  13703. <usage>registers</usage>
  13704. </addressBlock>
  13705. <registers>
  13706. <register>
  13707. <name>CFGR1</name>
  13708. <displayName>CFGR1</displayName>
  13709. <description>SYSCFG configuration register
  13710. 1</description>
  13711. <addressOffset>0x0</addressOffset>
  13712. <size>0x20</size>
  13713. <access>read-write</access>
  13714. <resetValue>0x00000000</resetValue>
  13715. <fields>
  13716. <field>
  13717. <name>I2C_PAx_FMP</name>
  13718. <description>Fast Mode Plus (FM+) driving capability
  13719. activation bits</description>
  13720. <bitOffset>22</bitOffset>
  13721. <bitWidth>2</bitWidth>
  13722. </field>
  13723. <field>
  13724. <name>I2C2_FMP</name>
  13725. <description>FM+ driving capability activation for
  13726. I2C2</description>
  13727. <bitOffset>21</bitOffset>
  13728. <bitWidth>1</bitWidth>
  13729. </field>
  13730. <field>
  13731. <name>I2C1_FMP</name>
  13732. <description>FM+ driving capability activation for
  13733. I2C1</description>
  13734. <bitOffset>20</bitOffset>
  13735. <bitWidth>1</bitWidth>
  13736. </field>
  13737. <field>
  13738. <name>I2C_PBx_FMP</name>
  13739. <description>Fast Mode Plus (FM+) driving capability
  13740. activation bits</description>
  13741. <bitOffset>16</bitOffset>
  13742. <bitWidth>4</bitWidth>
  13743. </field>
  13744. <field>
  13745. <name>BOOSTEN</name>
  13746. <description>I/O analog switch voltage booster
  13747. enable</description>
  13748. <bitOffset>8</bitOffset>
  13749. <bitWidth>1</bitWidth>
  13750. </field>
  13751. <field>
  13752. <name>IR_MOD</name>
  13753. <description>IR Modulation Envelope signal
  13754. selection.</description>
  13755. <bitOffset>6</bitOffset>
  13756. <bitWidth>2</bitWidth>
  13757. </field>
  13758. <field>
  13759. <name>IR_POL</name>
  13760. <description>IR output polarity
  13761. selection</description>
  13762. <bitOffset>5</bitOffset>
  13763. <bitWidth>1</bitWidth>
  13764. </field>
  13765. <field>
  13766. <name>PA11_PA12_RMP</name>
  13767. <description>PA11 and PA12 remapping
  13768. bit.</description>
  13769. <bitOffset>4</bitOffset>
  13770. <bitWidth>1</bitWidth>
  13771. </field>
  13772. <field>
  13773. <name>MEM_MODE</name>
  13774. <description>Memory mapping selection
  13775. bits</description>
  13776. <bitOffset>0</bitOffset>
  13777. <bitWidth>2</bitWidth>
  13778. </field>
  13779. </fields>
  13780. </register>
  13781. <register>
  13782. <name>CFGR2</name>
  13783. <displayName>CFGR2</displayName>
  13784. <description>SYSCFG configuration register
  13785. 1</description>
  13786. <addressOffset>0x18</addressOffset>
  13787. <size>0x20</size>
  13788. <access>read-write</access>
  13789. <resetValue>0x00000000</resetValue>
  13790. <fields>
  13791. <field>
  13792. <name>LOCKUP_LOCK</name>
  13793. <description>Cortex-M0+ LOCKUP bit enable
  13794. bit</description>
  13795. <bitOffset>0</bitOffset>
  13796. <bitWidth>1</bitWidth>
  13797. </field>
  13798. <field>
  13799. <name>SRAM_PARITY_LOCK</name>
  13800. <description>SRAM parity lock bit</description>
  13801. <bitOffset>1</bitOffset>
  13802. <bitWidth>1</bitWidth>
  13803. </field>
  13804. <field>
  13805. <name>PVD_LOCK</name>
  13806. <description>PVD lock enable bit</description>
  13807. <bitOffset>2</bitOffset>
  13808. <bitWidth>1</bitWidth>
  13809. </field>
  13810. <field>
  13811. <name>ECC_LOCK</name>
  13812. <description>ECC error lock bit</description>
  13813. <bitOffset>3</bitOffset>
  13814. <bitWidth>1</bitWidth>
  13815. </field>
  13816. <field>
  13817. <name>SRAM_PEF</name>
  13818. <description>SRAM parity error flag</description>
  13819. <bitOffset>8</bitOffset>
  13820. <bitWidth>1</bitWidth>
  13821. </field>
  13822. <field>
  13823. <name>PA1_CDEN</name>
  13824. <description>PA1_CDEN</description>
  13825. <bitOffset>16</bitOffset>
  13826. <bitWidth>1</bitWidth>
  13827. </field>
  13828. <field>
  13829. <name>PA3_CDEN</name>
  13830. <description>PA3_CDEN</description>
  13831. <bitOffset>17</bitOffset>
  13832. <bitWidth>1</bitWidth>
  13833. </field>
  13834. <field>
  13835. <name>PA5_CDEN</name>
  13836. <description>PA5_CDEN</description>
  13837. <bitOffset>18</bitOffset>
  13838. <bitWidth>1</bitWidth>
  13839. </field>
  13840. <field>
  13841. <name>PA6_CDEN</name>
  13842. <description>PA6_CDEN</description>
  13843. <bitOffset>19</bitOffset>
  13844. <bitWidth>1</bitWidth>
  13845. </field>
  13846. <field>
  13847. <name>PA13_CDEN</name>
  13848. <description>PA13_CDEN</description>
  13849. <bitOffset>20</bitOffset>
  13850. <bitWidth>1</bitWidth>
  13851. </field>
  13852. <field>
  13853. <name>PB0_CDEN</name>
  13854. <description>PB0_CDEN</description>
  13855. <bitOffset>21</bitOffset>
  13856. <bitWidth>1</bitWidth>
  13857. </field>
  13858. <field>
  13859. <name>PB1_CDEN</name>
  13860. <description>PB1_CDEN</description>
  13861. <bitOffset>22</bitOffset>
  13862. <bitWidth>1</bitWidth>
  13863. </field>
  13864. <field>
  13865. <name>PB2_CDEN</name>
  13866. <description>PB2_CDEN</description>
  13867. <bitOffset>23</bitOffset>
  13868. <bitWidth>1</bitWidth>
  13869. </field>
  13870. </fields>
  13871. </register>
  13872. </registers>
  13873. </peripheral>
  13874. <peripheral>
  13875. <name>TAMP</name>
  13876. <description>Tamper and backup registers</description>
  13877. <groupName>TAMP</groupName>
  13878. <baseAddress>0x4000B000</baseAddress>
  13879. <addressBlock>
  13880. <offset>0x0</offset>
  13881. <size>0x400</size>
  13882. <usage>registers</usage>
  13883. </addressBlock>
  13884. <registers>
  13885. <register>
  13886. <name>CR1</name>
  13887. <displayName>CR1</displayName>
  13888. <description>control register 1</description>
  13889. <addressOffset>0x0</addressOffset>
  13890. <size>0x20</size>
  13891. <access>read-write</access>
  13892. <resetValue>0xFFFF0000</resetValue>
  13893. <fields>
  13894. <field>
  13895. <name>TAMP1E</name>
  13896. <description>TAMP1E</description>
  13897. <bitOffset>0</bitOffset>
  13898. <bitWidth>1</bitWidth>
  13899. </field>
  13900. <field>
  13901. <name>TAMP2E</name>
  13902. <description>TAMP2E</description>
  13903. <bitOffset>1</bitOffset>
  13904. <bitWidth>1</bitWidth>
  13905. </field>
  13906. <field>
  13907. <name>ITAMP1E</name>
  13908. <description>ITAMP1E</description>
  13909. <bitOffset>16</bitOffset>
  13910. <bitWidth>1</bitWidth>
  13911. </field>
  13912. <field>
  13913. <name>ITAMP3E</name>
  13914. <description>ITAMP3E</description>
  13915. <bitOffset>18</bitOffset>
  13916. <bitWidth>1</bitWidth>
  13917. </field>
  13918. <field>
  13919. <name>ITAMP4E</name>
  13920. <description>ITAMP4E</description>
  13921. <bitOffset>19</bitOffset>
  13922. <bitWidth>1</bitWidth>
  13923. </field>
  13924. <field>
  13925. <name>ITAMP5E</name>
  13926. <description>ITAMP5E</description>
  13927. <bitOffset>20</bitOffset>
  13928. <bitWidth>1</bitWidth>
  13929. </field>
  13930. <field>
  13931. <name>ITAMP6E</name>
  13932. <description>ITAMP6E</description>
  13933. <bitOffset>21</bitOffset>
  13934. <bitWidth>1</bitWidth>
  13935. </field>
  13936. </fields>
  13937. </register>
  13938. <register>
  13939. <name>CR2</name>
  13940. <displayName>CR2</displayName>
  13941. <description>control register 2</description>
  13942. <addressOffset>0x4</addressOffset>
  13943. <size>0x20</size>
  13944. <access>read-write</access>
  13945. <resetValue>0x00000000</resetValue>
  13946. <fields>
  13947. <field>
  13948. <name>TAMP1NOER</name>
  13949. <description>TAMP1NOER</description>
  13950. <bitOffset>0</bitOffset>
  13951. <bitWidth>1</bitWidth>
  13952. </field>
  13953. <field>
  13954. <name>TAMP2NOER</name>
  13955. <description>TAMP2NOER</description>
  13956. <bitOffset>1</bitOffset>
  13957. <bitWidth>1</bitWidth>
  13958. </field>
  13959. <field>
  13960. <name>TAMP1MSK</name>
  13961. <description>TAMP1MSK</description>
  13962. <bitOffset>16</bitOffset>
  13963. <bitWidth>1</bitWidth>
  13964. </field>
  13965. <field>
  13966. <name>TAMP2MSK</name>
  13967. <description>TAMP2MSK</description>
  13968. <bitOffset>17</bitOffset>
  13969. <bitWidth>1</bitWidth>
  13970. </field>
  13971. <field>
  13972. <name>TAMP1TRG</name>
  13973. <description>TAMP1TRG</description>
  13974. <bitOffset>24</bitOffset>
  13975. <bitWidth>1</bitWidth>
  13976. </field>
  13977. <field>
  13978. <name>TAMP2TRG</name>
  13979. <description>TAMP2TRG</description>
  13980. <bitOffset>25</bitOffset>
  13981. <bitWidth>1</bitWidth>
  13982. </field>
  13983. </fields>
  13984. </register>
  13985. <register>
  13986. <name>FLTCR</name>
  13987. <displayName>FLTCR</displayName>
  13988. <description>TAMP filter control register</description>
  13989. <addressOffset>0xC</addressOffset>
  13990. <size>0x20</size>
  13991. <access>read-write</access>
  13992. <resetValue>0x00000000</resetValue>
  13993. <fields>
  13994. <field>
  13995. <name>TAMPFREQ</name>
  13996. <description>TAMPFREQ</description>
  13997. <bitOffset>0</bitOffset>
  13998. <bitWidth>3</bitWidth>
  13999. </field>
  14000. <field>
  14001. <name>TAMPFLT</name>
  14002. <description>TAMPFLT</description>
  14003. <bitOffset>3</bitOffset>
  14004. <bitWidth>2</bitWidth>
  14005. </field>
  14006. <field>
  14007. <name>TAMPPRCH</name>
  14008. <description>TAMPPRCH</description>
  14009. <bitOffset>5</bitOffset>
  14010. <bitWidth>2</bitWidth>
  14011. </field>
  14012. <field>
  14013. <name>TAMPPUDIS</name>
  14014. <description>TAMPPUDIS</description>
  14015. <bitOffset>7</bitOffset>
  14016. <bitWidth>1</bitWidth>
  14017. </field>
  14018. </fields>
  14019. </register>
  14020. <register>
  14021. <name>IER</name>
  14022. <displayName>IER</displayName>
  14023. <description>TAMP interrupt enable register</description>
  14024. <addressOffset>0x2C</addressOffset>
  14025. <size>0x20</size>
  14026. <access>read-write</access>
  14027. <resetValue>0x00000000</resetValue>
  14028. <fields>
  14029. <field>
  14030. <name>TAMP1IE</name>
  14031. <description>TAMP1IE</description>
  14032. <bitOffset>0</bitOffset>
  14033. <bitWidth>1</bitWidth>
  14034. </field>
  14035. <field>
  14036. <name>TAMP2IE</name>
  14037. <description>TAMP2IE</description>
  14038. <bitOffset>1</bitOffset>
  14039. <bitWidth>1</bitWidth>
  14040. </field>
  14041. <field>
  14042. <name>ITAMP1IE</name>
  14043. <description>ITAMP1IE</description>
  14044. <bitOffset>16</bitOffset>
  14045. <bitWidth>1</bitWidth>
  14046. </field>
  14047. <field>
  14048. <name>ITAMP3IE</name>
  14049. <description>ITAMP3IE</description>
  14050. <bitOffset>18</bitOffset>
  14051. <bitWidth>1</bitWidth>
  14052. </field>
  14053. <field>
  14054. <name>ITAMP4IE</name>
  14055. <description>ITAMP4IE</description>
  14056. <bitOffset>19</bitOffset>
  14057. <bitWidth>1</bitWidth>
  14058. </field>
  14059. <field>
  14060. <name>ITAMP5IE</name>
  14061. <description>ITAMP5IE</description>
  14062. <bitOffset>20</bitOffset>
  14063. <bitWidth>1</bitWidth>
  14064. </field>
  14065. <field>
  14066. <name>ITAMP6IE</name>
  14067. <description>ITAMP6IE</description>
  14068. <bitOffset>21</bitOffset>
  14069. <bitWidth>1</bitWidth>
  14070. </field>
  14071. </fields>
  14072. </register>
  14073. <register>
  14074. <name>SR</name>
  14075. <displayName>SR</displayName>
  14076. <description>TAMP status register</description>
  14077. <addressOffset>0x30</addressOffset>
  14078. <size>0x20</size>
  14079. <access>read-only</access>
  14080. <resetValue>0x00000000</resetValue>
  14081. <fields>
  14082. <field>
  14083. <name>TAMP1F</name>
  14084. <description>TAMP1F</description>
  14085. <bitOffset>0</bitOffset>
  14086. <bitWidth>1</bitWidth>
  14087. </field>
  14088. <field>
  14089. <name>TAMP2F</name>
  14090. <description>TAMP2F</description>
  14091. <bitOffset>1</bitOffset>
  14092. <bitWidth>1</bitWidth>
  14093. </field>
  14094. <field>
  14095. <name>ITAMP1F</name>
  14096. <description>ITAMP1F</description>
  14097. <bitOffset>16</bitOffset>
  14098. <bitWidth>1</bitWidth>
  14099. </field>
  14100. <field>
  14101. <name>ITAMP3F</name>
  14102. <description>ITAMP3F</description>
  14103. <bitOffset>18</bitOffset>
  14104. <bitWidth>1</bitWidth>
  14105. </field>
  14106. <field>
  14107. <name>ITAMP4F</name>
  14108. <description>ITAMP4F</description>
  14109. <bitOffset>19</bitOffset>
  14110. <bitWidth>1</bitWidth>
  14111. </field>
  14112. <field>
  14113. <name>ITAMP5F</name>
  14114. <description>ITAMP5F</description>
  14115. <bitOffset>20</bitOffset>
  14116. <bitWidth>1</bitWidth>
  14117. </field>
  14118. <field>
  14119. <name>ITAMP6F</name>
  14120. <description>ITAMP6F</description>
  14121. <bitOffset>21</bitOffset>
  14122. <bitWidth>1</bitWidth>
  14123. </field>
  14124. <field>
  14125. <name>ITAMP7F</name>
  14126. <description>ITAMP7F</description>
  14127. <bitOffset>22</bitOffset>
  14128. <bitWidth>1</bitWidth>
  14129. </field>
  14130. </fields>
  14131. </register>
  14132. <register>
  14133. <name>MISR</name>
  14134. <displayName>MISR</displayName>
  14135. <description>TAMP masked interrupt status
  14136. register</description>
  14137. <addressOffset>0x34</addressOffset>
  14138. <size>0x20</size>
  14139. <access>read-only</access>
  14140. <resetValue>0x00000000</resetValue>
  14141. <fields>
  14142. <field>
  14143. <name>TAMP1MF</name>
  14144. <description>TAMP1MF:</description>
  14145. <bitOffset>0</bitOffset>
  14146. <bitWidth>1</bitWidth>
  14147. </field>
  14148. <field>
  14149. <name>TAMP2MF</name>
  14150. <description>TAMP2MF</description>
  14151. <bitOffset>1</bitOffset>
  14152. <bitWidth>1</bitWidth>
  14153. </field>
  14154. <field>
  14155. <name>ITAMP1MF</name>
  14156. <description>ITAMP1MF</description>
  14157. <bitOffset>16</bitOffset>
  14158. <bitWidth>1</bitWidth>
  14159. </field>
  14160. <field>
  14161. <name>ITAMP3MF</name>
  14162. <description>ITAMP3MF</description>
  14163. <bitOffset>18</bitOffset>
  14164. <bitWidth>1</bitWidth>
  14165. </field>
  14166. <field>
  14167. <name>ITAMP4MF</name>
  14168. <description>ITAMP4MF</description>
  14169. <bitOffset>19</bitOffset>
  14170. <bitWidth>1</bitWidth>
  14171. </field>
  14172. <field>
  14173. <name>ITAMP5MF</name>
  14174. <description>ITAMP5MF</description>
  14175. <bitOffset>20</bitOffset>
  14176. <bitWidth>1</bitWidth>
  14177. </field>
  14178. <field>
  14179. <name>ITAMP6MF</name>
  14180. <description>ITAMP6MF</description>
  14181. <bitOffset>21</bitOffset>
  14182. <bitWidth>1</bitWidth>
  14183. </field>
  14184. </fields>
  14185. </register>
  14186. <register>
  14187. <name>SCR</name>
  14188. <displayName>SCR</displayName>
  14189. <description>TAMP status clear register</description>
  14190. <addressOffset>0x3C</addressOffset>
  14191. <size>0x20</size>
  14192. <access>write-only</access>
  14193. <resetValue>0x00000000</resetValue>
  14194. <fields>
  14195. <field>
  14196. <name>CTAMP1F</name>
  14197. <description>CTAMP1F</description>
  14198. <bitOffset>0</bitOffset>
  14199. <bitWidth>1</bitWidth>
  14200. </field>
  14201. <field>
  14202. <name>CTAMP2F</name>
  14203. <description>CTAMP2F</description>
  14204. <bitOffset>1</bitOffset>
  14205. <bitWidth>1</bitWidth>
  14206. </field>
  14207. <field>
  14208. <name>CITAMP1F</name>
  14209. <description>CITAMP1F</description>
  14210. <bitOffset>16</bitOffset>
  14211. <bitWidth>1</bitWidth>
  14212. </field>
  14213. <field>
  14214. <name>CITAMP3F</name>
  14215. <description>CITAMP3F</description>
  14216. <bitOffset>18</bitOffset>
  14217. <bitWidth>1</bitWidth>
  14218. </field>
  14219. <field>
  14220. <name>CITAMP4F</name>
  14221. <description>CITAMP4F</description>
  14222. <bitOffset>19</bitOffset>
  14223. <bitWidth>1</bitWidth>
  14224. </field>
  14225. <field>
  14226. <name>CITAMP5F</name>
  14227. <description>CITAMP5F</description>
  14228. <bitOffset>20</bitOffset>
  14229. <bitWidth>1</bitWidth>
  14230. </field>
  14231. <field>
  14232. <name>CITAMP6F</name>
  14233. <description>CITAMP6F</description>
  14234. <bitOffset>21</bitOffset>
  14235. <bitWidth>1</bitWidth>
  14236. </field>
  14237. <field>
  14238. <name>CITAMP7F</name>
  14239. <description>CITAMP7F</description>
  14240. <bitOffset>22</bitOffset>
  14241. <bitWidth>1</bitWidth>
  14242. </field>
  14243. </fields>
  14244. </register>
  14245. <register>
  14246. <name>BKP0R</name>
  14247. <displayName>BKP0R</displayName>
  14248. <description>TAMP backup register</description>
  14249. <addressOffset>0x100</addressOffset>
  14250. <size>0x20</size>
  14251. <access>read-write</access>
  14252. <resetValue>0x00000000</resetValue>
  14253. <fields>
  14254. <field>
  14255. <name>BKP</name>
  14256. <description>BKP</description>
  14257. <bitOffset>0</bitOffset>
  14258. <bitWidth>32</bitWidth>
  14259. </field>
  14260. </fields>
  14261. </register>
  14262. <register>
  14263. <name>BKP1R</name>
  14264. <displayName>BKP1R</displayName>
  14265. <description>TAMP backup register</description>
  14266. <addressOffset>0x104</addressOffset>
  14267. <size>0x20</size>
  14268. <access>read-write</access>
  14269. <resetValue>0x00000000</resetValue>
  14270. <fields>
  14271. <field>
  14272. <name>BKP</name>
  14273. <description>BKP</description>
  14274. <bitOffset>0</bitOffset>
  14275. <bitWidth>32</bitWidth>
  14276. </field>
  14277. </fields>
  14278. </register>
  14279. <register>
  14280. <name>BKP2R</name>
  14281. <displayName>BKP2R</displayName>
  14282. <description>TAMP backup register</description>
  14283. <addressOffset>0x108</addressOffset>
  14284. <size>0x20</size>
  14285. <access>read-write</access>
  14286. <resetValue>0x00000000</resetValue>
  14287. <fields>
  14288. <field>
  14289. <name>BKP</name>
  14290. <description>BKP</description>
  14291. <bitOffset>0</bitOffset>
  14292. <bitWidth>32</bitWidth>
  14293. </field>
  14294. </fields>
  14295. </register>
  14296. <register>
  14297. <name>BKP3R</name>
  14298. <displayName>BKP3R</displayName>
  14299. <description>TAMP backup register</description>
  14300. <addressOffset>0x10C</addressOffset>
  14301. <size>0x20</size>
  14302. <access>read-write</access>
  14303. <resetValue>0x00000000</resetValue>
  14304. <fields>
  14305. <field>
  14306. <name>BKP</name>
  14307. <description>BKP</description>
  14308. <bitOffset>0</bitOffset>
  14309. <bitWidth>32</bitWidth>
  14310. </field>
  14311. </fields>
  14312. </register>
  14313. <register>
  14314. <name>BKP4R</name>
  14315. <displayName>BKP4R</displayName>
  14316. <description>TAMP backup register</description>
  14317. <addressOffset>0x110</addressOffset>
  14318. <size>0x20</size>
  14319. <access>read-write</access>
  14320. <resetValue>0x00000000</resetValue>
  14321. <fields>
  14322. <field>
  14323. <name>BKP</name>
  14324. <description>BKP</description>
  14325. <bitOffset>0</bitOffset>
  14326. <bitWidth>32</bitWidth>
  14327. </field>
  14328. </fields>
  14329. </register>
  14330. </registers>
  14331. </peripheral>
  14332. <peripheral>
  14333. <name>I2C1</name>
  14334. <description>Inter-integrated circuit</description>
  14335. <groupName>I2C</groupName>
  14336. <baseAddress>0x40005400</baseAddress>
  14337. <addressBlock>
  14338. <offset>0x0</offset>
  14339. <size>0x400</size>
  14340. <usage>registers</usage>
  14341. </addressBlock>
  14342. <interrupt>
  14343. <name>I2C1</name>
  14344. <description>I2C1 global interrupt</description>
  14345. <value>23</value>
  14346. </interrupt>
  14347. <registers>
  14348. <register>
  14349. <name>CR1</name>
  14350. <displayName>CR1</displayName>
  14351. <description>Control register 1</description>
  14352. <addressOffset>0x0</addressOffset>
  14353. <size>0x20</size>
  14354. <access>read-write</access>
  14355. <resetValue>0x00000000</resetValue>
  14356. <fields>
  14357. <field>
  14358. <name>PE</name>
  14359. <description>Peripheral enable</description>
  14360. <bitOffset>0</bitOffset>
  14361. <bitWidth>1</bitWidth>
  14362. </field>
  14363. <field>
  14364. <name>TXIE</name>
  14365. <description>TX Interrupt enable</description>
  14366. <bitOffset>1</bitOffset>
  14367. <bitWidth>1</bitWidth>
  14368. </field>
  14369. <field>
  14370. <name>RXIE</name>
  14371. <description>RX Interrupt enable</description>
  14372. <bitOffset>2</bitOffset>
  14373. <bitWidth>1</bitWidth>
  14374. </field>
  14375. <field>
  14376. <name>ADDRIE</name>
  14377. <description>Address match interrupt enable (slave
  14378. only)</description>
  14379. <bitOffset>3</bitOffset>
  14380. <bitWidth>1</bitWidth>
  14381. </field>
  14382. <field>
  14383. <name>NACKIE</name>
  14384. <description>Not acknowledge received interrupt
  14385. enable</description>
  14386. <bitOffset>4</bitOffset>
  14387. <bitWidth>1</bitWidth>
  14388. </field>
  14389. <field>
  14390. <name>STOPIE</name>
  14391. <description>STOP detection Interrupt
  14392. enable</description>
  14393. <bitOffset>5</bitOffset>
  14394. <bitWidth>1</bitWidth>
  14395. </field>
  14396. <field>
  14397. <name>TCIE</name>
  14398. <description>Transfer Complete interrupt
  14399. enable</description>
  14400. <bitOffset>6</bitOffset>
  14401. <bitWidth>1</bitWidth>
  14402. </field>
  14403. <field>
  14404. <name>ERRIE</name>
  14405. <description>Error interrupts enable</description>
  14406. <bitOffset>7</bitOffset>
  14407. <bitWidth>1</bitWidth>
  14408. </field>
  14409. <field>
  14410. <name>DNF</name>
  14411. <description>Digital noise filter</description>
  14412. <bitOffset>8</bitOffset>
  14413. <bitWidth>4</bitWidth>
  14414. </field>
  14415. <field>
  14416. <name>ANFOFF</name>
  14417. <description>Analog noise filter OFF</description>
  14418. <bitOffset>12</bitOffset>
  14419. <bitWidth>1</bitWidth>
  14420. </field>
  14421. <field>
  14422. <name>TXDMAEN</name>
  14423. <description>DMA transmission requests
  14424. enable</description>
  14425. <bitOffset>14</bitOffset>
  14426. <bitWidth>1</bitWidth>
  14427. </field>
  14428. <field>
  14429. <name>RXDMAEN</name>
  14430. <description>DMA reception requests
  14431. enable</description>
  14432. <bitOffset>15</bitOffset>
  14433. <bitWidth>1</bitWidth>
  14434. </field>
  14435. <field>
  14436. <name>SBC</name>
  14437. <description>Slave byte control</description>
  14438. <bitOffset>16</bitOffset>
  14439. <bitWidth>1</bitWidth>
  14440. </field>
  14441. <field>
  14442. <name>NOSTRETCH</name>
  14443. <description>Clock stretching disable</description>
  14444. <bitOffset>17</bitOffset>
  14445. <bitWidth>1</bitWidth>
  14446. </field>
  14447. <field>
  14448. <name>WUPEN</name>
  14449. <description>Wakeup from STOP enable</description>
  14450. <bitOffset>18</bitOffset>
  14451. <bitWidth>1</bitWidth>
  14452. </field>
  14453. <field>
  14454. <name>GCEN</name>
  14455. <description>General call enable</description>
  14456. <bitOffset>19</bitOffset>
  14457. <bitWidth>1</bitWidth>
  14458. </field>
  14459. <field>
  14460. <name>SMBHEN</name>
  14461. <description>SMBus Host address enable</description>
  14462. <bitOffset>20</bitOffset>
  14463. <bitWidth>1</bitWidth>
  14464. </field>
  14465. <field>
  14466. <name>SMBDEN</name>
  14467. <description>SMBus Device Default address
  14468. enable</description>
  14469. <bitOffset>21</bitOffset>
  14470. <bitWidth>1</bitWidth>
  14471. </field>
  14472. <field>
  14473. <name>ALERTEN</name>
  14474. <description>SMBUS alert enable</description>
  14475. <bitOffset>22</bitOffset>
  14476. <bitWidth>1</bitWidth>
  14477. </field>
  14478. <field>
  14479. <name>PECEN</name>
  14480. <description>PEC enable</description>
  14481. <bitOffset>23</bitOffset>
  14482. <bitWidth>1</bitWidth>
  14483. </field>
  14484. </fields>
  14485. </register>
  14486. <register>
  14487. <name>CR2</name>
  14488. <displayName>CR2</displayName>
  14489. <description>Control register 2</description>
  14490. <addressOffset>0x4</addressOffset>
  14491. <size>0x20</size>
  14492. <access>read-write</access>
  14493. <resetValue>0x00000000</resetValue>
  14494. <fields>
  14495. <field>
  14496. <name>PECBYTE</name>
  14497. <description>Packet error checking byte</description>
  14498. <bitOffset>26</bitOffset>
  14499. <bitWidth>1</bitWidth>
  14500. </field>
  14501. <field>
  14502. <name>AUTOEND</name>
  14503. <description>Automatic end mode (master
  14504. mode)</description>
  14505. <bitOffset>25</bitOffset>
  14506. <bitWidth>1</bitWidth>
  14507. </field>
  14508. <field>
  14509. <name>RELOAD</name>
  14510. <description>NBYTES reload mode</description>
  14511. <bitOffset>24</bitOffset>
  14512. <bitWidth>1</bitWidth>
  14513. </field>
  14514. <field>
  14515. <name>NBYTES</name>
  14516. <description>Number of bytes</description>
  14517. <bitOffset>16</bitOffset>
  14518. <bitWidth>8</bitWidth>
  14519. </field>
  14520. <field>
  14521. <name>NACK</name>
  14522. <description>NACK generation (slave
  14523. mode)</description>
  14524. <bitOffset>15</bitOffset>
  14525. <bitWidth>1</bitWidth>
  14526. </field>
  14527. <field>
  14528. <name>STOP</name>
  14529. <description>Stop generation (master
  14530. mode)</description>
  14531. <bitOffset>14</bitOffset>
  14532. <bitWidth>1</bitWidth>
  14533. </field>
  14534. <field>
  14535. <name>START</name>
  14536. <description>Start generation</description>
  14537. <bitOffset>13</bitOffset>
  14538. <bitWidth>1</bitWidth>
  14539. </field>
  14540. <field>
  14541. <name>HEAD10R</name>
  14542. <description>10-bit address header only read
  14543. direction (master receiver mode)</description>
  14544. <bitOffset>12</bitOffset>
  14545. <bitWidth>1</bitWidth>
  14546. </field>
  14547. <field>
  14548. <name>ADD10</name>
  14549. <description>10-bit addressing mode (master
  14550. mode)</description>
  14551. <bitOffset>11</bitOffset>
  14552. <bitWidth>1</bitWidth>
  14553. </field>
  14554. <field>
  14555. <name>RD_WRN</name>
  14556. <description>Transfer direction (master
  14557. mode)</description>
  14558. <bitOffset>10</bitOffset>
  14559. <bitWidth>1</bitWidth>
  14560. </field>
  14561. <field>
  14562. <name>SADD</name>
  14563. <description>Slave address bit (master
  14564. mode)</description>
  14565. <bitOffset>0</bitOffset>
  14566. <bitWidth>10</bitWidth>
  14567. </field>
  14568. </fields>
  14569. </register>
  14570. <register>
  14571. <name>OAR1</name>
  14572. <displayName>OAR1</displayName>
  14573. <description>Own address register 1</description>
  14574. <addressOffset>0x8</addressOffset>
  14575. <size>0x20</size>
  14576. <access>read-write</access>
  14577. <resetValue>0x00000000</resetValue>
  14578. <fields>
  14579. <field>
  14580. <name>OA1_0</name>
  14581. <description>Interface address</description>
  14582. <bitOffset>0</bitOffset>
  14583. <bitWidth>1</bitWidth>
  14584. </field>
  14585. <field>
  14586. <name>OA1_7_1</name>
  14587. <description>Interface address</description>
  14588. <bitOffset>1</bitOffset>
  14589. <bitWidth>7</bitWidth>
  14590. </field>
  14591. <field>
  14592. <name>OA1_8_9</name>
  14593. <description>Interface address</description>
  14594. <bitOffset>8</bitOffset>
  14595. <bitWidth>2</bitWidth>
  14596. </field>
  14597. <field>
  14598. <name>OA1MODE</name>
  14599. <description>Own Address 1 10-bit mode</description>
  14600. <bitOffset>10</bitOffset>
  14601. <bitWidth>1</bitWidth>
  14602. </field>
  14603. <field>
  14604. <name>OA1EN</name>
  14605. <description>Own Address 1 enable</description>
  14606. <bitOffset>15</bitOffset>
  14607. <bitWidth>1</bitWidth>
  14608. </field>
  14609. </fields>
  14610. </register>
  14611. <register>
  14612. <name>OAR2</name>
  14613. <displayName>OAR2</displayName>
  14614. <description>Own address register 2</description>
  14615. <addressOffset>0xC</addressOffset>
  14616. <size>0x20</size>
  14617. <access>read-write</access>
  14618. <resetValue>0x00000000</resetValue>
  14619. <fields>
  14620. <field>
  14621. <name>OA2</name>
  14622. <description>Interface address</description>
  14623. <bitOffset>1</bitOffset>
  14624. <bitWidth>7</bitWidth>
  14625. </field>
  14626. <field>
  14627. <name>OA2MSK</name>
  14628. <description>Own Address 2 masks</description>
  14629. <bitOffset>8</bitOffset>
  14630. <bitWidth>3</bitWidth>
  14631. </field>
  14632. <field>
  14633. <name>OA2EN</name>
  14634. <description>Own Address 2 enable</description>
  14635. <bitOffset>15</bitOffset>
  14636. <bitWidth>1</bitWidth>
  14637. </field>
  14638. </fields>
  14639. </register>
  14640. <register>
  14641. <name>TIMINGR</name>
  14642. <displayName>TIMINGR</displayName>
  14643. <description>Timing register</description>
  14644. <addressOffset>0x10</addressOffset>
  14645. <size>0x20</size>
  14646. <access>read-write</access>
  14647. <resetValue>0x00000000</resetValue>
  14648. <fields>
  14649. <field>
  14650. <name>SCLL</name>
  14651. <description>SCL low period (master
  14652. mode)</description>
  14653. <bitOffset>0</bitOffset>
  14654. <bitWidth>8</bitWidth>
  14655. </field>
  14656. <field>
  14657. <name>SCLH</name>
  14658. <description>SCL high period (master
  14659. mode)</description>
  14660. <bitOffset>8</bitOffset>
  14661. <bitWidth>8</bitWidth>
  14662. </field>
  14663. <field>
  14664. <name>SDADEL</name>
  14665. <description>Data hold time</description>
  14666. <bitOffset>16</bitOffset>
  14667. <bitWidth>4</bitWidth>
  14668. </field>
  14669. <field>
  14670. <name>SCLDEL</name>
  14671. <description>Data setup time</description>
  14672. <bitOffset>20</bitOffset>
  14673. <bitWidth>4</bitWidth>
  14674. </field>
  14675. <field>
  14676. <name>PRESC</name>
  14677. <description>Timing prescaler</description>
  14678. <bitOffset>28</bitOffset>
  14679. <bitWidth>4</bitWidth>
  14680. </field>
  14681. </fields>
  14682. </register>
  14683. <register>
  14684. <name>TIMEOUTR</name>
  14685. <displayName>TIMEOUTR</displayName>
  14686. <description>Status register 1</description>
  14687. <addressOffset>0x14</addressOffset>
  14688. <size>0x20</size>
  14689. <access>read-write</access>
  14690. <resetValue>0x00000000</resetValue>
  14691. <fields>
  14692. <field>
  14693. <name>TIMEOUTA</name>
  14694. <description>Bus timeout A</description>
  14695. <bitOffset>0</bitOffset>
  14696. <bitWidth>12</bitWidth>
  14697. </field>
  14698. <field>
  14699. <name>TIDLE</name>
  14700. <description>Idle clock timeout
  14701. detection</description>
  14702. <bitOffset>12</bitOffset>
  14703. <bitWidth>1</bitWidth>
  14704. </field>
  14705. <field>
  14706. <name>TIMOUTEN</name>
  14707. <description>Clock timeout enable</description>
  14708. <bitOffset>15</bitOffset>
  14709. <bitWidth>1</bitWidth>
  14710. </field>
  14711. <field>
  14712. <name>TIMEOUTB</name>
  14713. <description>Bus timeout B</description>
  14714. <bitOffset>16</bitOffset>
  14715. <bitWidth>12</bitWidth>
  14716. </field>
  14717. <field>
  14718. <name>TEXTEN</name>
  14719. <description>Extended clock timeout
  14720. enable</description>
  14721. <bitOffset>31</bitOffset>
  14722. <bitWidth>1</bitWidth>
  14723. </field>
  14724. </fields>
  14725. </register>
  14726. <register>
  14727. <name>ISR</name>
  14728. <displayName>ISR</displayName>
  14729. <description>Interrupt and Status register</description>
  14730. <addressOffset>0x18</addressOffset>
  14731. <size>0x20</size>
  14732. <resetValue>0x00000001</resetValue>
  14733. <fields>
  14734. <field>
  14735. <name>ADDCODE</name>
  14736. <description>Address match code (Slave
  14737. mode)</description>
  14738. <bitOffset>17</bitOffset>
  14739. <bitWidth>7</bitWidth>
  14740. <access>read-only</access>
  14741. </field>
  14742. <field>
  14743. <name>DIR</name>
  14744. <description>Transfer direction (Slave
  14745. mode)</description>
  14746. <bitOffset>16</bitOffset>
  14747. <bitWidth>1</bitWidth>
  14748. <access>read-only</access>
  14749. </field>
  14750. <field>
  14751. <name>BUSY</name>
  14752. <description>Bus busy</description>
  14753. <bitOffset>15</bitOffset>
  14754. <bitWidth>1</bitWidth>
  14755. <access>read-only</access>
  14756. </field>
  14757. <field>
  14758. <name>ALERT</name>
  14759. <description>SMBus alert</description>
  14760. <bitOffset>13</bitOffset>
  14761. <bitWidth>1</bitWidth>
  14762. <access>read-only</access>
  14763. </field>
  14764. <field>
  14765. <name>TIMEOUT</name>
  14766. <description>Timeout or t_low detection
  14767. flag</description>
  14768. <bitOffset>12</bitOffset>
  14769. <bitWidth>1</bitWidth>
  14770. <access>read-only</access>
  14771. </field>
  14772. <field>
  14773. <name>PECERR</name>
  14774. <description>PEC Error in reception</description>
  14775. <bitOffset>11</bitOffset>
  14776. <bitWidth>1</bitWidth>
  14777. <access>read-only</access>
  14778. </field>
  14779. <field>
  14780. <name>OVR</name>
  14781. <description>Overrun/Underrun (slave
  14782. mode)</description>
  14783. <bitOffset>10</bitOffset>
  14784. <bitWidth>1</bitWidth>
  14785. <access>read-only</access>
  14786. </field>
  14787. <field>
  14788. <name>ARLO</name>
  14789. <description>Arbitration lost</description>
  14790. <bitOffset>9</bitOffset>
  14791. <bitWidth>1</bitWidth>
  14792. <access>read-only</access>
  14793. </field>
  14794. <field>
  14795. <name>BERR</name>
  14796. <description>Bus error</description>
  14797. <bitOffset>8</bitOffset>
  14798. <bitWidth>1</bitWidth>
  14799. <access>read-only</access>
  14800. </field>
  14801. <field>
  14802. <name>TCR</name>
  14803. <description>Transfer Complete Reload</description>
  14804. <bitOffset>7</bitOffset>
  14805. <bitWidth>1</bitWidth>
  14806. <access>read-only</access>
  14807. </field>
  14808. <field>
  14809. <name>TC</name>
  14810. <description>Transfer Complete (master
  14811. mode)</description>
  14812. <bitOffset>6</bitOffset>
  14813. <bitWidth>1</bitWidth>
  14814. <access>read-only</access>
  14815. </field>
  14816. <field>
  14817. <name>STOPF</name>
  14818. <description>Stop detection flag</description>
  14819. <bitOffset>5</bitOffset>
  14820. <bitWidth>1</bitWidth>
  14821. <access>read-only</access>
  14822. </field>
  14823. <field>
  14824. <name>NACKF</name>
  14825. <description>Not acknowledge received
  14826. flag</description>
  14827. <bitOffset>4</bitOffset>
  14828. <bitWidth>1</bitWidth>
  14829. <access>read-only</access>
  14830. </field>
  14831. <field>
  14832. <name>ADDR</name>
  14833. <description>Address matched (slave
  14834. mode)</description>
  14835. <bitOffset>3</bitOffset>
  14836. <bitWidth>1</bitWidth>
  14837. <access>read-only</access>
  14838. </field>
  14839. <field>
  14840. <name>RXNE</name>
  14841. <description>Receive data register not empty
  14842. (receivers)</description>
  14843. <bitOffset>2</bitOffset>
  14844. <bitWidth>1</bitWidth>
  14845. <access>read-only</access>
  14846. </field>
  14847. <field>
  14848. <name>TXIS</name>
  14849. <description>Transmit interrupt status
  14850. (transmitters)</description>
  14851. <bitOffset>1</bitOffset>
  14852. <bitWidth>1</bitWidth>
  14853. <access>read-write</access>
  14854. </field>
  14855. <field>
  14856. <name>TXE</name>
  14857. <description>Transmit data register empty
  14858. (transmitters)</description>
  14859. <bitOffset>0</bitOffset>
  14860. <bitWidth>1</bitWidth>
  14861. <access>read-write</access>
  14862. </field>
  14863. </fields>
  14864. </register>
  14865. <register>
  14866. <name>ICR</name>
  14867. <displayName>ICR</displayName>
  14868. <description>Interrupt clear register</description>
  14869. <addressOffset>0x1C</addressOffset>
  14870. <size>0x20</size>
  14871. <access>write-only</access>
  14872. <resetValue>0x00000000</resetValue>
  14873. <fields>
  14874. <field>
  14875. <name>ALERTCF</name>
  14876. <description>Alert flag clear</description>
  14877. <bitOffset>13</bitOffset>
  14878. <bitWidth>1</bitWidth>
  14879. </field>
  14880. <field>
  14881. <name>TIMOUTCF</name>
  14882. <description>Timeout detection flag
  14883. clear</description>
  14884. <bitOffset>12</bitOffset>
  14885. <bitWidth>1</bitWidth>
  14886. </field>
  14887. <field>
  14888. <name>PECCF</name>
  14889. <description>PEC Error flag clear</description>
  14890. <bitOffset>11</bitOffset>
  14891. <bitWidth>1</bitWidth>
  14892. </field>
  14893. <field>
  14894. <name>OVRCF</name>
  14895. <description>Overrun/Underrun flag
  14896. clear</description>
  14897. <bitOffset>10</bitOffset>
  14898. <bitWidth>1</bitWidth>
  14899. </field>
  14900. <field>
  14901. <name>ARLOCF</name>
  14902. <description>Arbitration lost flag
  14903. clear</description>
  14904. <bitOffset>9</bitOffset>
  14905. <bitWidth>1</bitWidth>
  14906. </field>
  14907. <field>
  14908. <name>BERRCF</name>
  14909. <description>Bus error flag clear</description>
  14910. <bitOffset>8</bitOffset>
  14911. <bitWidth>1</bitWidth>
  14912. </field>
  14913. <field>
  14914. <name>STOPCF</name>
  14915. <description>Stop detection flag clear</description>
  14916. <bitOffset>5</bitOffset>
  14917. <bitWidth>1</bitWidth>
  14918. </field>
  14919. <field>
  14920. <name>NACKCF</name>
  14921. <description>Not Acknowledge flag clear</description>
  14922. <bitOffset>4</bitOffset>
  14923. <bitWidth>1</bitWidth>
  14924. </field>
  14925. <field>
  14926. <name>ADDRCF</name>
  14927. <description>Address Matched flag clear</description>
  14928. <bitOffset>3</bitOffset>
  14929. <bitWidth>1</bitWidth>
  14930. </field>
  14931. </fields>
  14932. </register>
  14933. <register>
  14934. <name>PECR</name>
  14935. <displayName>PECR</displayName>
  14936. <description>PEC register</description>
  14937. <addressOffset>0x20</addressOffset>
  14938. <size>0x20</size>
  14939. <access>read-only</access>
  14940. <resetValue>0x00000000</resetValue>
  14941. <fields>
  14942. <field>
  14943. <name>PEC</name>
  14944. <description>Packet error checking
  14945. register</description>
  14946. <bitOffset>0</bitOffset>
  14947. <bitWidth>8</bitWidth>
  14948. </field>
  14949. </fields>
  14950. </register>
  14951. <register>
  14952. <name>RXDR</name>
  14953. <displayName>RXDR</displayName>
  14954. <description>Receive data register</description>
  14955. <addressOffset>0x24</addressOffset>
  14956. <size>0x20</size>
  14957. <access>read-only</access>
  14958. <resetValue>0x00000000</resetValue>
  14959. <fields>
  14960. <field>
  14961. <name>RXDATA</name>
  14962. <description>8-bit receive data</description>
  14963. <bitOffset>0</bitOffset>
  14964. <bitWidth>8</bitWidth>
  14965. </field>
  14966. </fields>
  14967. </register>
  14968. <register>
  14969. <name>TXDR</name>
  14970. <displayName>TXDR</displayName>
  14971. <description>Transmit data register</description>
  14972. <addressOffset>0x28</addressOffset>
  14973. <size>0x20</size>
  14974. <access>read-write</access>
  14975. <resetValue>0x00000000</resetValue>
  14976. <fields>
  14977. <field>
  14978. <name>TXDATA</name>
  14979. <description>8-bit transmit data</description>
  14980. <bitOffset>0</bitOffset>
  14981. <bitWidth>8</bitWidth>
  14982. </field>
  14983. </fields>
  14984. </register>
  14985. </registers>
  14986. </peripheral>
  14987. <peripheral derivedFrom="I2C1">
  14988. <name>I2C2</name>
  14989. <baseAddress>0x40005800</baseAddress>
  14990. <interrupt>
  14991. <name>I2C2</name>
  14992. <description>I2C2 global interrupt</description>
  14993. <value>24</value>
  14994. </interrupt>
  14995. </peripheral>
  14996. <peripheral>
  14997. <name>RTC</name>
  14998. <description>Real-time clock</description>
  14999. <groupName>RTC</groupName>
  15000. <baseAddress>0x40002800</baseAddress>
  15001. <addressBlock>
  15002. <offset>0x0</offset>
  15003. <size>0x400</size>
  15004. <usage>registers</usage>
  15005. </addressBlock>
  15006. <interrupt>
  15007. <name>RTC_TAMP</name>
  15008. <description>RTC and TAMP interrupts</description>
  15009. <value>2</value>
  15010. </interrupt>
  15011. <registers>
  15012. <register>
  15013. <name>TR</name>
  15014. <displayName>TR</displayName>
  15015. <description>time register</description>
  15016. <addressOffset>0x0</addressOffset>
  15017. <size>0x20</size>
  15018. <access>read-write</access>
  15019. <resetValue>0x00000000</resetValue>
  15020. <fields>
  15021. <field>
  15022. <name>PM</name>
  15023. <description>AM/PM notation</description>
  15024. <bitOffset>22</bitOffset>
  15025. <bitWidth>1</bitWidth>
  15026. </field>
  15027. <field>
  15028. <name>HT</name>
  15029. <description>Hour tens in BCD format</description>
  15030. <bitOffset>20</bitOffset>
  15031. <bitWidth>2</bitWidth>
  15032. </field>
  15033. <field>
  15034. <name>HU</name>
  15035. <description>Hour units in BCD format</description>
  15036. <bitOffset>16</bitOffset>
  15037. <bitWidth>4</bitWidth>
  15038. </field>
  15039. <field>
  15040. <name>MNT</name>
  15041. <description>Minute tens in BCD format</description>
  15042. <bitOffset>12</bitOffset>
  15043. <bitWidth>3</bitWidth>
  15044. </field>
  15045. <field>
  15046. <name>MNU</name>
  15047. <description>Minute units in BCD format</description>
  15048. <bitOffset>8</bitOffset>
  15049. <bitWidth>4</bitWidth>
  15050. </field>
  15051. <field>
  15052. <name>ST</name>
  15053. <description>Second tens in BCD format</description>
  15054. <bitOffset>4</bitOffset>
  15055. <bitWidth>3</bitWidth>
  15056. </field>
  15057. <field>
  15058. <name>SU</name>
  15059. <description>Second units in BCD format</description>
  15060. <bitOffset>0</bitOffset>
  15061. <bitWidth>4</bitWidth>
  15062. </field>
  15063. </fields>
  15064. </register>
  15065. <register>
  15066. <name>DR</name>
  15067. <displayName>DR</displayName>
  15068. <description>date register</description>
  15069. <addressOffset>0x4</addressOffset>
  15070. <size>0x20</size>
  15071. <access>read-write</access>
  15072. <resetValue>0x00002101</resetValue>
  15073. <fields>
  15074. <field>
  15075. <name>YT</name>
  15076. <description>Year tens in BCD format</description>
  15077. <bitOffset>20</bitOffset>
  15078. <bitWidth>4</bitWidth>
  15079. </field>
  15080. <field>
  15081. <name>YU</name>
  15082. <description>Year units in BCD format</description>
  15083. <bitOffset>16</bitOffset>
  15084. <bitWidth>4</bitWidth>
  15085. </field>
  15086. <field>
  15087. <name>WDU</name>
  15088. <description>Week day units</description>
  15089. <bitOffset>13</bitOffset>
  15090. <bitWidth>3</bitWidth>
  15091. </field>
  15092. <field>
  15093. <name>MT</name>
  15094. <description>Month tens in BCD format</description>
  15095. <bitOffset>12</bitOffset>
  15096. <bitWidth>1</bitWidth>
  15097. </field>
  15098. <field>
  15099. <name>MU</name>
  15100. <description>Month units in BCD format</description>
  15101. <bitOffset>8</bitOffset>
  15102. <bitWidth>4</bitWidth>
  15103. </field>
  15104. <field>
  15105. <name>DT</name>
  15106. <description>Date tens in BCD format</description>
  15107. <bitOffset>4</bitOffset>
  15108. <bitWidth>2</bitWidth>
  15109. </field>
  15110. <field>
  15111. <name>DU</name>
  15112. <description>Date units in BCD format</description>
  15113. <bitOffset>0</bitOffset>
  15114. <bitWidth>4</bitWidth>
  15115. </field>
  15116. </fields>
  15117. </register>
  15118. <register>
  15119. <name>SSR</name>
  15120. <displayName>SSR</displayName>
  15121. <description>sub second register</description>
  15122. <addressOffset>0x8</addressOffset>
  15123. <size>0x20</size>
  15124. <access>read-only</access>
  15125. <resetValue>0x00000000</resetValue>
  15126. <fields>
  15127. <field>
  15128. <name>SS</name>
  15129. <description>Sub second value</description>
  15130. <bitOffset>0</bitOffset>
  15131. <bitWidth>16</bitWidth>
  15132. </field>
  15133. </fields>
  15134. </register>
  15135. <register>
  15136. <name>ICSR</name>
  15137. <displayName>ICSR</displayName>
  15138. <description>initialization and status
  15139. register</description>
  15140. <addressOffset>0xC</addressOffset>
  15141. <size>0x20</size>
  15142. <resetValue>0x00000007</resetValue>
  15143. <fields>
  15144. <field>
  15145. <name>ALRAWF</name>
  15146. <description>Alarm A write flag</description>
  15147. <bitOffset>0</bitOffset>
  15148. <bitWidth>1</bitWidth>
  15149. <access>read-only</access>
  15150. </field>
  15151. <field>
  15152. <name>ALRBWF</name>
  15153. <description>Alarm B write flag</description>
  15154. <bitOffset>1</bitOffset>
  15155. <bitWidth>1</bitWidth>
  15156. <access>read-only</access>
  15157. </field>
  15158. <field>
  15159. <name>WUTWF</name>
  15160. <description>Wakeup timer write flag</description>
  15161. <bitOffset>2</bitOffset>
  15162. <bitWidth>1</bitWidth>
  15163. <access>read-only</access>
  15164. </field>
  15165. <field>
  15166. <name>SHPF</name>
  15167. <description>Shift operation pending</description>
  15168. <bitOffset>3</bitOffset>
  15169. <bitWidth>1</bitWidth>
  15170. <access>read-write</access>
  15171. </field>
  15172. <field>
  15173. <name>INITS</name>
  15174. <description>Initialization status flag</description>
  15175. <bitOffset>4</bitOffset>
  15176. <bitWidth>1</bitWidth>
  15177. <access>read-only</access>
  15178. </field>
  15179. <field>
  15180. <name>RSF</name>
  15181. <description>Registers synchronization
  15182. flag</description>
  15183. <bitOffset>5</bitOffset>
  15184. <bitWidth>1</bitWidth>
  15185. <access>read-write</access>
  15186. </field>
  15187. <field>
  15188. <name>INITF</name>
  15189. <description>Initialization flag</description>
  15190. <bitOffset>6</bitOffset>
  15191. <bitWidth>1</bitWidth>
  15192. <access>read-only</access>
  15193. </field>
  15194. <field>
  15195. <name>INIT</name>
  15196. <description>Initialization mode</description>
  15197. <bitOffset>7</bitOffset>
  15198. <bitWidth>1</bitWidth>
  15199. <access>read-write</access>
  15200. </field>
  15201. <field>
  15202. <name>RECALPF</name>
  15203. <description>Recalibration pending Flag</description>
  15204. <bitOffset>16</bitOffset>
  15205. <bitWidth>1</bitWidth>
  15206. <access>read-only</access>
  15207. </field>
  15208. </fields>
  15209. </register>
  15210. <register>
  15211. <name>PRER</name>
  15212. <displayName>PRER</displayName>
  15213. <description>prescaler register</description>
  15214. <addressOffset>0x10</addressOffset>
  15215. <size>0x20</size>
  15216. <access>read-write</access>
  15217. <resetValue>0x007F00FF</resetValue>
  15218. <fields>
  15219. <field>
  15220. <name>PREDIV_A</name>
  15221. <description>Asynchronous prescaler
  15222. factor</description>
  15223. <bitOffset>16</bitOffset>
  15224. <bitWidth>7</bitWidth>
  15225. </field>
  15226. <field>
  15227. <name>PREDIV_S</name>
  15228. <description>Synchronous prescaler
  15229. factor</description>
  15230. <bitOffset>0</bitOffset>
  15231. <bitWidth>15</bitWidth>
  15232. </field>
  15233. </fields>
  15234. </register>
  15235. <register>
  15236. <name>WUTR</name>
  15237. <displayName>WUTR</displayName>
  15238. <description>wakeup timer register</description>
  15239. <addressOffset>0x14</addressOffset>
  15240. <size>0x20</size>
  15241. <access>read-write</access>
  15242. <resetValue>0x0000FFFF</resetValue>
  15243. <fields>
  15244. <field>
  15245. <name>WUT</name>
  15246. <description>Wakeup auto-reload value
  15247. bits</description>
  15248. <bitOffset>0</bitOffset>
  15249. <bitWidth>16</bitWidth>
  15250. </field>
  15251. </fields>
  15252. </register>
  15253. <register>
  15254. <name>CR</name>
  15255. <displayName>CR</displayName>
  15256. <description>control register</description>
  15257. <addressOffset>0x18</addressOffset>
  15258. <size>0x20</size>
  15259. <access>read-write</access>
  15260. <resetValue>0x00000000</resetValue>
  15261. <fields>
  15262. <field>
  15263. <name>WUCKSEL</name>
  15264. <description>WUCKSEL</description>
  15265. <bitOffset>0</bitOffset>
  15266. <bitWidth>3</bitWidth>
  15267. </field>
  15268. <field>
  15269. <name>TSEDGE</name>
  15270. <description>TSEDGE</description>
  15271. <bitOffset>3</bitOffset>
  15272. <bitWidth>1</bitWidth>
  15273. </field>
  15274. <field>
  15275. <name>REFCKON</name>
  15276. <description>REFCKON</description>
  15277. <bitOffset>4</bitOffset>
  15278. <bitWidth>1</bitWidth>
  15279. </field>
  15280. <field>
  15281. <name>BYPSHAD</name>
  15282. <description>BYPSHAD</description>
  15283. <bitOffset>5</bitOffset>
  15284. <bitWidth>1</bitWidth>
  15285. </field>
  15286. <field>
  15287. <name>FMT</name>
  15288. <description>FMT</description>
  15289. <bitOffset>6</bitOffset>
  15290. <bitWidth>1</bitWidth>
  15291. </field>
  15292. <field>
  15293. <name>ALRAE</name>
  15294. <description>ALRAE</description>
  15295. <bitOffset>8</bitOffset>
  15296. <bitWidth>1</bitWidth>
  15297. </field>
  15298. <field>
  15299. <name>ALRBE</name>
  15300. <description>ALRBE</description>
  15301. <bitOffset>9</bitOffset>
  15302. <bitWidth>1</bitWidth>
  15303. </field>
  15304. <field>
  15305. <name>WUTE</name>
  15306. <description>WUTE</description>
  15307. <bitOffset>10</bitOffset>
  15308. <bitWidth>1</bitWidth>
  15309. </field>
  15310. <field>
  15311. <name>TSE</name>
  15312. <description>TSE</description>
  15313. <bitOffset>11</bitOffset>
  15314. <bitWidth>1</bitWidth>
  15315. </field>
  15316. <field>
  15317. <name>ALRAIE</name>
  15318. <description>ALRAIE</description>
  15319. <bitOffset>12</bitOffset>
  15320. <bitWidth>1</bitWidth>
  15321. </field>
  15322. <field>
  15323. <name>ALRBIE</name>
  15324. <description>ALRBIE</description>
  15325. <bitOffset>13</bitOffset>
  15326. <bitWidth>1</bitWidth>
  15327. </field>
  15328. <field>
  15329. <name>WUTIE</name>
  15330. <description>WUTIE</description>
  15331. <bitOffset>14</bitOffset>
  15332. <bitWidth>1</bitWidth>
  15333. </field>
  15334. <field>
  15335. <name>TSIE</name>
  15336. <description>TSIE</description>
  15337. <bitOffset>15</bitOffset>
  15338. <bitWidth>1</bitWidth>
  15339. </field>
  15340. <field>
  15341. <name>ADD1H</name>
  15342. <description>ADD1H</description>
  15343. <bitOffset>16</bitOffset>
  15344. <bitWidth>1</bitWidth>
  15345. </field>
  15346. <field>
  15347. <name>SUB1H</name>
  15348. <description>SUB1H</description>
  15349. <bitOffset>17</bitOffset>
  15350. <bitWidth>1</bitWidth>
  15351. </field>
  15352. <field>
  15353. <name>BKP</name>
  15354. <description>BKP</description>
  15355. <bitOffset>18</bitOffset>
  15356. <bitWidth>1</bitWidth>
  15357. </field>
  15358. <field>
  15359. <name>COSEL</name>
  15360. <description>COSEL</description>
  15361. <bitOffset>19</bitOffset>
  15362. <bitWidth>1</bitWidth>
  15363. </field>
  15364. <field>
  15365. <name>POL</name>
  15366. <description>POL</description>
  15367. <bitOffset>20</bitOffset>
  15368. <bitWidth>1</bitWidth>
  15369. </field>
  15370. <field>
  15371. <name>OSEL</name>
  15372. <description>OSEL</description>
  15373. <bitOffset>21</bitOffset>
  15374. <bitWidth>2</bitWidth>
  15375. </field>
  15376. <field>
  15377. <name>COE</name>
  15378. <description>COE</description>
  15379. <bitOffset>23</bitOffset>
  15380. <bitWidth>1</bitWidth>
  15381. </field>
  15382. <field>
  15383. <name>ITSE</name>
  15384. <description>ITSE</description>
  15385. <bitOffset>24</bitOffset>
  15386. <bitWidth>1</bitWidth>
  15387. </field>
  15388. <field>
  15389. <name>TAMPTS</name>
  15390. <description>TAMPTS</description>
  15391. <bitOffset>25</bitOffset>
  15392. <bitWidth>1</bitWidth>
  15393. </field>
  15394. <field>
  15395. <name>TAMPOE</name>
  15396. <description>TAMPOE</description>
  15397. <bitOffset>26</bitOffset>
  15398. <bitWidth>1</bitWidth>
  15399. </field>
  15400. <field>
  15401. <name>TAMPALRM_PU</name>
  15402. <description>TAMPALRM_PU</description>
  15403. <bitOffset>29</bitOffset>
  15404. <bitWidth>1</bitWidth>
  15405. </field>
  15406. <field>
  15407. <name>TAMPALRM_TYPE</name>
  15408. <description>TAMPALRM_TYPE</description>
  15409. <bitOffset>30</bitOffset>
  15410. <bitWidth>1</bitWidth>
  15411. </field>
  15412. <field>
  15413. <name>OUT2EN</name>
  15414. <description>OUT2EN</description>
  15415. <bitOffset>31</bitOffset>
  15416. <bitWidth>1</bitWidth>
  15417. </field>
  15418. </fields>
  15419. </register>
  15420. <register>
  15421. <name>WPR</name>
  15422. <displayName>WPR</displayName>
  15423. <description>write protection register</description>
  15424. <addressOffset>0x24</addressOffset>
  15425. <size>0x20</size>
  15426. <access>write-only</access>
  15427. <resetValue>0x00000000</resetValue>
  15428. <fields>
  15429. <field>
  15430. <name>KEY</name>
  15431. <description>Write protection key</description>
  15432. <bitOffset>0</bitOffset>
  15433. <bitWidth>8</bitWidth>
  15434. </field>
  15435. </fields>
  15436. </register>
  15437. <register>
  15438. <name>CALR</name>
  15439. <displayName>CALR</displayName>
  15440. <description>calibration register</description>
  15441. <addressOffset>0x28</addressOffset>
  15442. <size>0x20</size>
  15443. <access>read-write</access>
  15444. <resetValue>0x00000000</resetValue>
  15445. <fields>
  15446. <field>
  15447. <name>CALP</name>
  15448. <description>Increase frequency of RTC by 488.5
  15449. ppm</description>
  15450. <bitOffset>15</bitOffset>
  15451. <bitWidth>1</bitWidth>
  15452. </field>
  15453. <field>
  15454. <name>CALW8</name>
  15455. <description>Use an 8-second calibration cycle
  15456. period</description>
  15457. <bitOffset>14</bitOffset>
  15458. <bitWidth>1</bitWidth>
  15459. </field>
  15460. <field>
  15461. <name>CALW16</name>
  15462. <description>Use a 16-second calibration cycle
  15463. period</description>
  15464. <bitOffset>13</bitOffset>
  15465. <bitWidth>1</bitWidth>
  15466. </field>
  15467. <field>
  15468. <name>CALM</name>
  15469. <description>Calibration minus</description>
  15470. <bitOffset>0</bitOffset>
  15471. <bitWidth>9</bitWidth>
  15472. </field>
  15473. </fields>
  15474. </register>
  15475. <register>
  15476. <name>SHIFTR</name>
  15477. <displayName>SHIFTR</displayName>
  15478. <description>shift control register</description>
  15479. <addressOffset>0x2C</addressOffset>
  15480. <size>0x20</size>
  15481. <access>write-only</access>
  15482. <resetValue>0x00000000</resetValue>
  15483. <fields>
  15484. <field>
  15485. <name>ADD1S</name>
  15486. <description>Add one second</description>
  15487. <bitOffset>31</bitOffset>
  15488. <bitWidth>1</bitWidth>
  15489. </field>
  15490. <field>
  15491. <name>SUBFS</name>
  15492. <description>Subtract a fraction of a
  15493. second</description>
  15494. <bitOffset>0</bitOffset>
  15495. <bitWidth>15</bitWidth>
  15496. </field>
  15497. </fields>
  15498. </register>
  15499. <register>
  15500. <name>TSTR</name>
  15501. <displayName>TSTR</displayName>
  15502. <description>time stamp time register</description>
  15503. <addressOffset>0x30</addressOffset>
  15504. <size>0x20</size>
  15505. <access>read-only</access>
  15506. <resetValue>0x00000000</resetValue>
  15507. <fields>
  15508. <field>
  15509. <name>SU</name>
  15510. <description>Second units in BCD format</description>
  15511. <bitOffset>0</bitOffset>
  15512. <bitWidth>4</bitWidth>
  15513. </field>
  15514. <field>
  15515. <name>ST</name>
  15516. <description>Second tens in BCD format</description>
  15517. <bitOffset>4</bitOffset>
  15518. <bitWidth>3</bitWidth>
  15519. </field>
  15520. <field>
  15521. <name>MNU</name>
  15522. <description>Minute units in BCD format</description>
  15523. <bitOffset>8</bitOffset>
  15524. <bitWidth>4</bitWidth>
  15525. </field>
  15526. <field>
  15527. <name>MNT</name>
  15528. <description>Minute tens in BCD format</description>
  15529. <bitOffset>12</bitOffset>
  15530. <bitWidth>3</bitWidth>
  15531. </field>
  15532. <field>
  15533. <name>HU</name>
  15534. <description>Hour units in BCD format</description>
  15535. <bitOffset>16</bitOffset>
  15536. <bitWidth>4</bitWidth>
  15537. </field>
  15538. <field>
  15539. <name>HT</name>
  15540. <description>Hour tens in BCD format</description>
  15541. <bitOffset>20</bitOffset>
  15542. <bitWidth>2</bitWidth>
  15543. </field>
  15544. <field>
  15545. <name>PM</name>
  15546. <description>AM/PM notation</description>
  15547. <bitOffset>22</bitOffset>
  15548. <bitWidth>1</bitWidth>
  15549. </field>
  15550. </fields>
  15551. </register>
  15552. <register>
  15553. <name>TSDR</name>
  15554. <displayName>TSDR</displayName>
  15555. <description>time stamp date register</description>
  15556. <addressOffset>0x34</addressOffset>
  15557. <size>0x20</size>
  15558. <access>read-only</access>
  15559. <resetValue>0x00000000</resetValue>
  15560. <fields>
  15561. <field>
  15562. <name>WDU</name>
  15563. <description>Week day units</description>
  15564. <bitOffset>13</bitOffset>
  15565. <bitWidth>3</bitWidth>
  15566. </field>
  15567. <field>
  15568. <name>MT</name>
  15569. <description>Month tens in BCD format</description>
  15570. <bitOffset>12</bitOffset>
  15571. <bitWidth>1</bitWidth>
  15572. </field>
  15573. <field>
  15574. <name>MU</name>
  15575. <description>Month units in BCD format</description>
  15576. <bitOffset>8</bitOffset>
  15577. <bitWidth>4</bitWidth>
  15578. </field>
  15579. <field>
  15580. <name>DT</name>
  15581. <description>Date tens in BCD format</description>
  15582. <bitOffset>4</bitOffset>
  15583. <bitWidth>2</bitWidth>
  15584. </field>
  15585. <field>
  15586. <name>DU</name>
  15587. <description>Date units in BCD format</description>
  15588. <bitOffset>0</bitOffset>
  15589. <bitWidth>4</bitWidth>
  15590. </field>
  15591. </fields>
  15592. </register>
  15593. <register>
  15594. <name>TSSSR</name>
  15595. <displayName>TSSSR</displayName>
  15596. <description>timestamp sub second register</description>
  15597. <addressOffset>0x38</addressOffset>
  15598. <size>0x20</size>
  15599. <access>read-only</access>
  15600. <resetValue>0x00000000</resetValue>
  15601. <fields>
  15602. <field>
  15603. <name>SS</name>
  15604. <description>Sub second value</description>
  15605. <bitOffset>0</bitOffset>
  15606. <bitWidth>16</bitWidth>
  15607. </field>
  15608. </fields>
  15609. </register>
  15610. <register>
  15611. <name>ALRMAR</name>
  15612. <displayName>ALRMAR</displayName>
  15613. <description>alarm A register</description>
  15614. <addressOffset>0x40</addressOffset>
  15615. <size>0x20</size>
  15616. <access>read-write</access>
  15617. <resetValue>0x00000000</resetValue>
  15618. <fields>
  15619. <field>
  15620. <name>MSK4</name>
  15621. <description>Alarm A date mask</description>
  15622. <bitOffset>31</bitOffset>
  15623. <bitWidth>1</bitWidth>
  15624. </field>
  15625. <field>
  15626. <name>WDSEL</name>
  15627. <description>Week day selection</description>
  15628. <bitOffset>30</bitOffset>
  15629. <bitWidth>1</bitWidth>
  15630. </field>
  15631. <field>
  15632. <name>DT</name>
  15633. <description>Date tens in BCD format</description>
  15634. <bitOffset>28</bitOffset>
  15635. <bitWidth>2</bitWidth>
  15636. </field>
  15637. <field>
  15638. <name>DU</name>
  15639. <description>Date units or day in BCD
  15640. format</description>
  15641. <bitOffset>24</bitOffset>
  15642. <bitWidth>4</bitWidth>
  15643. </field>
  15644. <field>
  15645. <name>MSK3</name>
  15646. <description>Alarm A hours mask</description>
  15647. <bitOffset>23</bitOffset>
  15648. <bitWidth>1</bitWidth>
  15649. </field>
  15650. <field>
  15651. <name>PM</name>
  15652. <description>AM/PM notation</description>
  15653. <bitOffset>22</bitOffset>
  15654. <bitWidth>1</bitWidth>
  15655. </field>
  15656. <field>
  15657. <name>HT</name>
  15658. <description>Hour tens in BCD format</description>
  15659. <bitOffset>20</bitOffset>
  15660. <bitWidth>2</bitWidth>
  15661. </field>
  15662. <field>
  15663. <name>HU</name>
  15664. <description>Hour units in BCD format</description>
  15665. <bitOffset>16</bitOffset>
  15666. <bitWidth>4</bitWidth>
  15667. </field>
  15668. <field>
  15669. <name>MSK2</name>
  15670. <description>Alarm A minutes mask</description>
  15671. <bitOffset>15</bitOffset>
  15672. <bitWidth>1</bitWidth>
  15673. </field>
  15674. <field>
  15675. <name>MNT</name>
  15676. <description>Minute tens in BCD format</description>
  15677. <bitOffset>12</bitOffset>
  15678. <bitWidth>3</bitWidth>
  15679. </field>
  15680. <field>
  15681. <name>MNU</name>
  15682. <description>Minute units in BCD format</description>
  15683. <bitOffset>8</bitOffset>
  15684. <bitWidth>4</bitWidth>
  15685. </field>
  15686. <field>
  15687. <name>MSK1</name>
  15688. <description>Alarm A seconds mask</description>
  15689. <bitOffset>7</bitOffset>
  15690. <bitWidth>1</bitWidth>
  15691. </field>
  15692. <field>
  15693. <name>ST</name>
  15694. <description>Second tens in BCD format</description>
  15695. <bitOffset>4</bitOffset>
  15696. <bitWidth>3</bitWidth>
  15697. </field>
  15698. <field>
  15699. <name>SU</name>
  15700. <description>Second units in BCD format</description>
  15701. <bitOffset>0</bitOffset>
  15702. <bitWidth>4</bitWidth>
  15703. </field>
  15704. </fields>
  15705. </register>
  15706. <register>
  15707. <name>ALRMASSR</name>
  15708. <displayName>ALRMASSR</displayName>
  15709. <description>alarm A sub second register</description>
  15710. <addressOffset>0x44</addressOffset>
  15711. <size>0x20</size>
  15712. <access>read-write</access>
  15713. <resetValue>0x00000000</resetValue>
  15714. <fields>
  15715. <field>
  15716. <name>MASKSS</name>
  15717. <description>Mask the most-significant bits starting
  15718. at this bit</description>
  15719. <bitOffset>24</bitOffset>
  15720. <bitWidth>4</bitWidth>
  15721. </field>
  15722. <field>
  15723. <name>SS</name>
  15724. <description>Sub seconds value</description>
  15725. <bitOffset>0</bitOffset>
  15726. <bitWidth>15</bitWidth>
  15727. </field>
  15728. </fields>
  15729. </register>
  15730. <register>
  15731. <name>ALRMBR</name>
  15732. <displayName>ALRMBR</displayName>
  15733. <description>alarm B register</description>
  15734. <addressOffset>0x48</addressOffset>
  15735. <size>0x20</size>
  15736. <access>read-write</access>
  15737. <resetValue>0x00000000</resetValue>
  15738. <fields>
  15739. <field>
  15740. <name>MSK4</name>
  15741. <description>Alarm B date mask</description>
  15742. <bitOffset>31</bitOffset>
  15743. <bitWidth>1</bitWidth>
  15744. </field>
  15745. <field>
  15746. <name>WDSEL</name>
  15747. <description>Week day selection</description>
  15748. <bitOffset>30</bitOffset>
  15749. <bitWidth>1</bitWidth>
  15750. </field>
  15751. <field>
  15752. <name>DT</name>
  15753. <description>Date tens in BCD format</description>
  15754. <bitOffset>28</bitOffset>
  15755. <bitWidth>2</bitWidth>
  15756. </field>
  15757. <field>
  15758. <name>DU</name>
  15759. <description>Date units or day in BCD
  15760. format</description>
  15761. <bitOffset>24</bitOffset>
  15762. <bitWidth>4</bitWidth>
  15763. </field>
  15764. <field>
  15765. <name>MSK3</name>
  15766. <description>Alarm B hours mask</description>
  15767. <bitOffset>23</bitOffset>
  15768. <bitWidth>1</bitWidth>
  15769. </field>
  15770. <field>
  15771. <name>PM</name>
  15772. <description>AM/PM notation</description>
  15773. <bitOffset>22</bitOffset>
  15774. <bitWidth>1</bitWidth>
  15775. </field>
  15776. <field>
  15777. <name>HT</name>
  15778. <description>Hour tens in BCD format</description>
  15779. <bitOffset>20</bitOffset>
  15780. <bitWidth>2</bitWidth>
  15781. </field>
  15782. <field>
  15783. <name>HU</name>
  15784. <description>Hour units in BCD format</description>
  15785. <bitOffset>16</bitOffset>
  15786. <bitWidth>4</bitWidth>
  15787. </field>
  15788. <field>
  15789. <name>MSK2</name>
  15790. <description>Alarm B minutes mask</description>
  15791. <bitOffset>15</bitOffset>
  15792. <bitWidth>1</bitWidth>
  15793. </field>
  15794. <field>
  15795. <name>MNT</name>
  15796. <description>Minute tens in BCD format</description>
  15797. <bitOffset>12</bitOffset>
  15798. <bitWidth>3</bitWidth>
  15799. </field>
  15800. <field>
  15801. <name>MNU</name>
  15802. <description>Minute units in BCD format</description>
  15803. <bitOffset>8</bitOffset>
  15804. <bitWidth>4</bitWidth>
  15805. </field>
  15806. <field>
  15807. <name>MSK1</name>
  15808. <description>Alarm B seconds mask</description>
  15809. <bitOffset>7</bitOffset>
  15810. <bitWidth>1</bitWidth>
  15811. </field>
  15812. <field>
  15813. <name>ST</name>
  15814. <description>Second tens in BCD format</description>
  15815. <bitOffset>4</bitOffset>
  15816. <bitWidth>3</bitWidth>
  15817. </field>
  15818. <field>
  15819. <name>SU</name>
  15820. <description>Second units in BCD format</description>
  15821. <bitOffset>0</bitOffset>
  15822. <bitWidth>4</bitWidth>
  15823. </field>
  15824. </fields>
  15825. </register>
  15826. <register>
  15827. <name>ALRMBSSR</name>
  15828. <displayName>ALRMBSSR</displayName>
  15829. <description>alarm B sub second register</description>
  15830. <addressOffset>0x4C</addressOffset>
  15831. <size>0x20</size>
  15832. <access>read-write</access>
  15833. <resetValue>0x00000000</resetValue>
  15834. <fields>
  15835. <field>
  15836. <name>MASKSS</name>
  15837. <description>Mask the most-significant bits starting
  15838. at this bit</description>
  15839. <bitOffset>24</bitOffset>
  15840. <bitWidth>4</bitWidth>
  15841. </field>
  15842. <field>
  15843. <name>SS</name>
  15844. <description>Sub seconds value</description>
  15845. <bitOffset>0</bitOffset>
  15846. <bitWidth>15</bitWidth>
  15847. </field>
  15848. </fields>
  15849. </register>
  15850. <register>
  15851. <name>SR</name>
  15852. <displayName>SR</displayName>
  15853. <description>status register</description>
  15854. <addressOffset>0x50</addressOffset>
  15855. <size>0x20</size>
  15856. <access>read-only</access>
  15857. <resetValue>0x00000000</resetValue>
  15858. <fields>
  15859. <field>
  15860. <name>ALRAF</name>
  15861. <description>ALRAF</description>
  15862. <bitOffset>0</bitOffset>
  15863. <bitWidth>1</bitWidth>
  15864. </field>
  15865. <field>
  15866. <name>ALRBF</name>
  15867. <description>ALRBF</description>
  15868. <bitOffset>1</bitOffset>
  15869. <bitWidth>1</bitWidth>
  15870. </field>
  15871. <field>
  15872. <name>WUTF</name>
  15873. <description>WUTF</description>
  15874. <bitOffset>2</bitOffset>
  15875. <bitWidth>1</bitWidth>
  15876. </field>
  15877. <field>
  15878. <name>TSF</name>
  15879. <description>TSF</description>
  15880. <bitOffset>3</bitOffset>
  15881. <bitWidth>1</bitWidth>
  15882. </field>
  15883. <field>
  15884. <name>TSOVF</name>
  15885. <description>TSOVF</description>
  15886. <bitOffset>4</bitOffset>
  15887. <bitWidth>1</bitWidth>
  15888. </field>
  15889. <field>
  15890. <name>ITSF</name>
  15891. <description>ITSF</description>
  15892. <bitOffset>5</bitOffset>
  15893. <bitWidth>1</bitWidth>
  15894. </field>
  15895. </fields>
  15896. </register>
  15897. <register>
  15898. <name>MISR</name>
  15899. <displayName>MISR</displayName>
  15900. <description>masked interrupt status
  15901. register</description>
  15902. <addressOffset>0x54</addressOffset>
  15903. <size>0x20</size>
  15904. <access>read-only</access>
  15905. <resetValue>0x00000000</resetValue>
  15906. <fields>
  15907. <field>
  15908. <name>ALRAMF</name>
  15909. <description>ALRAMF</description>
  15910. <bitOffset>0</bitOffset>
  15911. <bitWidth>1</bitWidth>
  15912. </field>
  15913. <field>
  15914. <name>ALRBMF</name>
  15915. <description>ALRBMF</description>
  15916. <bitOffset>1</bitOffset>
  15917. <bitWidth>1</bitWidth>
  15918. </field>
  15919. <field>
  15920. <name>WUTMF</name>
  15921. <description>WUTMF</description>
  15922. <bitOffset>2</bitOffset>
  15923. <bitWidth>1</bitWidth>
  15924. </field>
  15925. <field>
  15926. <name>TSMF</name>
  15927. <description>TSMF</description>
  15928. <bitOffset>3</bitOffset>
  15929. <bitWidth>1</bitWidth>
  15930. </field>
  15931. <field>
  15932. <name>TSOVMF</name>
  15933. <description>TSOVMF</description>
  15934. <bitOffset>4</bitOffset>
  15935. <bitWidth>1</bitWidth>
  15936. </field>
  15937. <field>
  15938. <name>ITSMF</name>
  15939. <description>ITSMF</description>
  15940. <bitOffset>5</bitOffset>
  15941. <bitWidth>1</bitWidth>
  15942. </field>
  15943. </fields>
  15944. </register>
  15945. <register>
  15946. <name>SCR</name>
  15947. <displayName>SCR</displayName>
  15948. <description>status clear register</description>
  15949. <addressOffset>0x5C</addressOffset>
  15950. <size>0x20</size>
  15951. <access>read-write</access>
  15952. <resetValue>0x00000000</resetValue>
  15953. <fields>
  15954. <field>
  15955. <name>CALRAF</name>
  15956. <description>CALRAF</description>
  15957. <bitOffset>0</bitOffset>
  15958. <bitWidth>1</bitWidth>
  15959. </field>
  15960. <field>
  15961. <name>CALRBF</name>
  15962. <description>CALRBF</description>
  15963. <bitOffset>1</bitOffset>
  15964. <bitWidth>1</bitWidth>
  15965. </field>
  15966. <field>
  15967. <name>CWUTF</name>
  15968. <description>CWUTF</description>
  15969. <bitOffset>2</bitOffset>
  15970. <bitWidth>1</bitWidth>
  15971. </field>
  15972. <field>
  15973. <name>CTSF</name>
  15974. <description>CTSF</description>
  15975. <bitOffset>3</bitOffset>
  15976. <bitWidth>1</bitWidth>
  15977. </field>
  15978. <field>
  15979. <name>CTSOVF</name>
  15980. <description>CTSOVF</description>
  15981. <bitOffset>4</bitOffset>
  15982. <bitWidth>1</bitWidth>
  15983. </field>
  15984. <field>
  15985. <name>CITSF</name>
  15986. <description>CITSF</description>
  15987. <bitOffset>5</bitOffset>
  15988. <bitWidth>1</bitWidth>
  15989. </field>
  15990. </fields>
  15991. </register>
  15992. </registers>
  15993. </peripheral>
  15994. <peripheral>
  15995. <name>TIM14</name>
  15996. <description>General purpose timers</description>
  15997. <groupName>TIM</groupName>
  15998. <baseAddress>0x40002000</baseAddress>
  15999. <addressBlock>
  16000. <offset>0x0</offset>
  16001. <size>0x400</size>
  16002. <usage>registers</usage>
  16003. </addressBlock>
  16004. <interrupt>
  16005. <name>TIM14</name>
  16006. <description>TIM14 global interrupt</description>
  16007. <value>19</value>
  16008. </interrupt>
  16009. <registers>
  16010. <register>
  16011. <name>CR1</name>
  16012. <displayName>CR1</displayName>
  16013. <description>control register 1</description>
  16014. <addressOffset>0x0</addressOffset>
  16015. <size>0x20</size>
  16016. <access>read-write</access>
  16017. <resetValue>0x0000</resetValue>
  16018. <fields>
  16019. <field>
  16020. <name>UIFREMAP</name>
  16021. <description>UIF status bit remapping</description>
  16022. <bitOffset>11</bitOffset>
  16023. <bitWidth>1</bitWidth>
  16024. </field>
  16025. <field>
  16026. <name>CKD</name>
  16027. <description>Clock division</description>
  16028. <bitOffset>8</bitOffset>
  16029. <bitWidth>2</bitWidth>
  16030. </field>
  16031. <field>
  16032. <name>ARPE</name>
  16033. <description>Auto-reload preload enable</description>
  16034. <bitOffset>7</bitOffset>
  16035. <bitWidth>1</bitWidth>
  16036. </field>
  16037. <field>
  16038. <name>OPM</name>
  16039. <description>One-pulse mode</description>
  16040. <bitOffset>3</bitOffset>
  16041. <bitWidth>1</bitWidth>
  16042. </field>
  16043. <field>
  16044. <name>URS</name>
  16045. <description>Update request source</description>
  16046. <bitOffset>2</bitOffset>
  16047. <bitWidth>1</bitWidth>
  16048. </field>
  16049. <field>
  16050. <name>UDIS</name>
  16051. <description>Update disable</description>
  16052. <bitOffset>1</bitOffset>
  16053. <bitWidth>1</bitWidth>
  16054. </field>
  16055. <field>
  16056. <name>CEN</name>
  16057. <description>Counter enable</description>
  16058. <bitOffset>0</bitOffset>
  16059. <bitWidth>1</bitWidth>
  16060. </field>
  16061. </fields>
  16062. </register>
  16063. <register>
  16064. <name>DIER</name>
  16065. <displayName>DIER</displayName>
  16066. <description>DMA/Interrupt enable register</description>
  16067. <addressOffset>0xC</addressOffset>
  16068. <size>0x20</size>
  16069. <access>read-write</access>
  16070. <resetValue>0x0000</resetValue>
  16071. <fields>
  16072. <field>
  16073. <name>CC1IE</name>
  16074. <description>Capture/Compare 1 interrupt
  16075. enable</description>
  16076. <bitOffset>1</bitOffset>
  16077. <bitWidth>1</bitWidth>
  16078. </field>
  16079. <field>
  16080. <name>UIE</name>
  16081. <description>Update interrupt enable</description>
  16082. <bitOffset>0</bitOffset>
  16083. <bitWidth>1</bitWidth>
  16084. </field>
  16085. </fields>
  16086. </register>
  16087. <register>
  16088. <name>SR</name>
  16089. <displayName>SR</displayName>
  16090. <description>status register</description>
  16091. <addressOffset>0x10</addressOffset>
  16092. <size>0x20</size>
  16093. <access>read-write</access>
  16094. <resetValue>0x0000</resetValue>
  16095. <fields>
  16096. <field>
  16097. <name>CC1OF</name>
  16098. <description>Capture/Compare 1 overcapture
  16099. flag</description>
  16100. <bitOffset>9</bitOffset>
  16101. <bitWidth>1</bitWidth>
  16102. </field>
  16103. <field>
  16104. <name>CC1IF</name>
  16105. <description>Capture/compare 1 interrupt
  16106. flag</description>
  16107. <bitOffset>1</bitOffset>
  16108. <bitWidth>1</bitWidth>
  16109. </field>
  16110. <field>
  16111. <name>UIF</name>
  16112. <description>Update interrupt flag</description>
  16113. <bitOffset>0</bitOffset>
  16114. <bitWidth>1</bitWidth>
  16115. </field>
  16116. </fields>
  16117. </register>
  16118. <register>
  16119. <name>EGR</name>
  16120. <displayName>EGR</displayName>
  16121. <description>event generation register</description>
  16122. <addressOffset>0x14</addressOffset>
  16123. <size>0x20</size>
  16124. <access>write-only</access>
  16125. <resetValue>0x0000</resetValue>
  16126. <fields>
  16127. <field>
  16128. <name>CC1G</name>
  16129. <description>Capture/compare 1
  16130. generation</description>
  16131. <bitOffset>1</bitOffset>
  16132. <bitWidth>1</bitWidth>
  16133. </field>
  16134. <field>
  16135. <name>UG</name>
  16136. <description>Update generation</description>
  16137. <bitOffset>0</bitOffset>
  16138. <bitWidth>1</bitWidth>
  16139. </field>
  16140. </fields>
  16141. </register>
  16142. <register>
  16143. <name>CCMR1_Output</name>
  16144. <displayName>CCMR1_Output</displayName>
  16145. <description>capture/compare mode register 1 (output
  16146. mode)</description>
  16147. <addressOffset>0x18</addressOffset>
  16148. <size>0x20</size>
  16149. <access>read-write</access>
  16150. <resetValue>0x00000000</resetValue>
  16151. <fields>
  16152. <field>
  16153. <name>CC1S</name>
  16154. <description>CC1S</description>
  16155. <bitOffset>0</bitOffset>
  16156. <bitWidth>2</bitWidth>
  16157. </field>
  16158. <field>
  16159. <name>OC1FE</name>
  16160. <description>OC1FE</description>
  16161. <bitOffset>2</bitOffset>
  16162. <bitWidth>1</bitWidth>
  16163. </field>
  16164. <field>
  16165. <name>OC1PE</name>
  16166. <description>OC1PE</description>
  16167. <bitOffset>3</bitOffset>
  16168. <bitWidth>1</bitWidth>
  16169. </field>
  16170. <field>
  16171. <name>OC1M</name>
  16172. <description>OC1M</description>
  16173. <bitOffset>4</bitOffset>
  16174. <bitWidth>3</bitWidth>
  16175. </field>
  16176. <field>
  16177. <name>OC1CE</name>
  16178. <description>OC1CE</description>
  16179. <bitOffset>7</bitOffset>
  16180. <bitWidth>1</bitWidth>
  16181. </field>
  16182. <field>
  16183. <name>OC1M_3</name>
  16184. <description>Output Compare 1 mode - bit
  16185. 3</description>
  16186. <bitOffset>16</bitOffset>
  16187. <bitWidth>1</bitWidth>
  16188. </field>
  16189. </fields>
  16190. </register>
  16191. <register>
  16192. <name>CCMR1_Input</name>
  16193. <displayName>CCMR1_Input</displayName>
  16194. <description>capture/compare mode register 1 (input
  16195. mode)</description>
  16196. <alternateRegister>CCMR1_Output</alternateRegister>
  16197. <addressOffset>0x18</addressOffset>
  16198. <size>0x20</size>
  16199. <access>read-write</access>
  16200. <resetValue>0x00000000</resetValue>
  16201. <fields>
  16202. <field>
  16203. <name>IC1F</name>
  16204. <description>Input capture 1 filter</description>
  16205. <bitOffset>4</bitOffset>
  16206. <bitWidth>4</bitWidth>
  16207. </field>
  16208. <field>
  16209. <name>ICPCS</name>
  16210. <description>Input capture 1 prescaler</description>
  16211. <bitOffset>2</bitOffset>
  16212. <bitWidth>2</bitWidth>
  16213. </field>
  16214. <field>
  16215. <name>CC1S</name>
  16216. <description>Capture/Compare 1
  16217. selection</description>
  16218. <bitOffset>0</bitOffset>
  16219. <bitWidth>2</bitWidth>
  16220. </field>
  16221. </fields>
  16222. </register>
  16223. <register>
  16224. <name>CCER</name>
  16225. <displayName>CCER</displayName>
  16226. <description>capture/compare enable
  16227. register</description>
  16228. <addressOffset>0x20</addressOffset>
  16229. <size>0x20</size>
  16230. <access>read-write</access>
  16231. <resetValue>0x0000</resetValue>
  16232. <fields>
  16233. <field>
  16234. <name>CC1NP</name>
  16235. <description>Capture/Compare 1 output
  16236. Polarity</description>
  16237. <bitOffset>3</bitOffset>
  16238. <bitWidth>1</bitWidth>
  16239. </field>
  16240. <field>
  16241. <name>CC1P</name>
  16242. <description>Capture/Compare 1 output
  16243. Polarity</description>
  16244. <bitOffset>1</bitOffset>
  16245. <bitWidth>1</bitWidth>
  16246. </field>
  16247. <field>
  16248. <name>CC1E</name>
  16249. <description>Capture/Compare 1 output
  16250. enable</description>
  16251. <bitOffset>0</bitOffset>
  16252. <bitWidth>1</bitWidth>
  16253. </field>
  16254. </fields>
  16255. </register>
  16256. <register>
  16257. <name>CNT</name>
  16258. <displayName>CNT</displayName>
  16259. <description>counter</description>
  16260. <addressOffset>0x24</addressOffset>
  16261. <size>0x20</size>
  16262. <access>read-write</access>
  16263. <resetValue>0x00000000</resetValue>
  16264. <fields>
  16265. <field>
  16266. <name>CNT</name>
  16267. <description>low counter value</description>
  16268. <bitOffset>0</bitOffset>
  16269. <bitWidth>16</bitWidth>
  16270. </field>
  16271. <field>
  16272. <name>UIFCPY</name>
  16273. <description>UIF Copy</description>
  16274. <bitOffset>31</bitOffset>
  16275. <bitWidth>1</bitWidth>
  16276. </field>
  16277. </fields>
  16278. </register>
  16279. <register>
  16280. <name>PSC</name>
  16281. <displayName>PSC</displayName>
  16282. <description>prescaler</description>
  16283. <addressOffset>0x28</addressOffset>
  16284. <size>0x20</size>
  16285. <access>read-write</access>
  16286. <resetValue>0x0000</resetValue>
  16287. <fields>
  16288. <field>
  16289. <name>PSC</name>
  16290. <description>Prescaler value</description>
  16291. <bitOffset>0</bitOffset>
  16292. <bitWidth>16</bitWidth>
  16293. </field>
  16294. </fields>
  16295. </register>
  16296. <register>
  16297. <name>ARR</name>
  16298. <displayName>ARR</displayName>
  16299. <description>auto-reload register</description>
  16300. <addressOffset>0x2C</addressOffset>
  16301. <size>0x20</size>
  16302. <access>read-write</access>
  16303. <resetValue>0x00000000</resetValue>
  16304. <fields>
  16305. <field>
  16306. <name>ARR</name>
  16307. <description>Low Auto-reload value</description>
  16308. <bitOffset>0</bitOffset>
  16309. <bitWidth>16</bitWidth>
  16310. </field>
  16311. </fields>
  16312. </register>
  16313. <register>
  16314. <name>CCR1</name>
  16315. <displayName>CCR1</displayName>
  16316. <description>capture/compare register 1</description>
  16317. <addressOffset>0x34</addressOffset>
  16318. <size>0x20</size>
  16319. <access>read-write</access>
  16320. <resetValue>0x00000000</resetValue>
  16321. <fields>
  16322. <field>
  16323. <name>CCR1</name>
  16324. <description>Low Capture/Compare 1
  16325. value</description>
  16326. <bitOffset>0</bitOffset>
  16327. <bitWidth>16</bitWidth>
  16328. </field>
  16329. </fields>
  16330. </register>
  16331. <register>
  16332. <name>TISEL</name>
  16333. <displayName>TISEL</displayName>
  16334. <description>TIM timer input selection
  16335. register</description>
  16336. <addressOffset>0x68</addressOffset>
  16337. <size>0x20</size>
  16338. <access>read-write</access>
  16339. <resetValue>0x0000</resetValue>
  16340. <fields>
  16341. <field>
  16342. <name>TISEL</name>
  16343. <description>TI1[0] to TI1[15] input
  16344. selection</description>
  16345. <bitOffset>0</bitOffset>
  16346. <bitWidth>4</bitWidth>
  16347. </field>
  16348. </fields>
  16349. </register>
  16350. </registers>
  16351. </peripheral>
  16352. <peripheral>
  16353. <name>TIM2</name>
  16354. <description>General-purpose-timers</description>
  16355. <groupName>TIM</groupName>
  16356. <baseAddress>0x40000000</baseAddress>
  16357. <addressBlock>
  16358. <offset>0x0</offset>
  16359. <size>0x400</size>
  16360. <usage>registers</usage>
  16361. </addressBlock>
  16362. <interrupt>
  16363. <name>TIM2</name>
  16364. <description>TIM2 global interrupt</description>
  16365. <value>15</value>
  16366. </interrupt>
  16367. <interrupt>
  16368. <name>TIM3</name>
  16369. <description>TIM3 global interrupt</description>
  16370. <value>16</value>
  16371. </interrupt>
  16372. <registers>
  16373. <register>
  16374. <name>CR1</name>
  16375. <displayName>CR1</displayName>
  16376. <description>control register 1</description>
  16377. <addressOffset>0x0</addressOffset>
  16378. <size>0x20</size>
  16379. <access>read-write</access>
  16380. <resetValue>0x0000</resetValue>
  16381. <fields>
  16382. <field>
  16383. <name>UIFREMAP</name>
  16384. <description>UIF status bit remapping</description>
  16385. <bitOffset>11</bitOffset>
  16386. <bitWidth>1</bitWidth>
  16387. </field>
  16388. <field>
  16389. <name>CKD</name>
  16390. <description>Clock division</description>
  16391. <bitOffset>8</bitOffset>
  16392. <bitWidth>2</bitWidth>
  16393. </field>
  16394. <field>
  16395. <name>ARPE</name>
  16396. <description>Auto-reload preload enable</description>
  16397. <bitOffset>7</bitOffset>
  16398. <bitWidth>1</bitWidth>
  16399. </field>
  16400. <field>
  16401. <name>CMS</name>
  16402. <description>Center-aligned mode
  16403. selection</description>
  16404. <bitOffset>5</bitOffset>
  16405. <bitWidth>2</bitWidth>
  16406. </field>
  16407. <field>
  16408. <name>DIR</name>
  16409. <description>Direction</description>
  16410. <bitOffset>4</bitOffset>
  16411. <bitWidth>1</bitWidth>
  16412. </field>
  16413. <field>
  16414. <name>OPM</name>
  16415. <description>One-pulse mode</description>
  16416. <bitOffset>3</bitOffset>
  16417. <bitWidth>1</bitWidth>
  16418. </field>
  16419. <field>
  16420. <name>URS</name>
  16421. <description>Update request source</description>
  16422. <bitOffset>2</bitOffset>
  16423. <bitWidth>1</bitWidth>
  16424. </field>
  16425. <field>
  16426. <name>UDIS</name>
  16427. <description>Update disable</description>
  16428. <bitOffset>1</bitOffset>
  16429. <bitWidth>1</bitWidth>
  16430. </field>
  16431. <field>
  16432. <name>CEN</name>
  16433. <description>Counter enable</description>
  16434. <bitOffset>0</bitOffset>
  16435. <bitWidth>1</bitWidth>
  16436. </field>
  16437. </fields>
  16438. </register>
  16439. <register>
  16440. <name>CR2</name>
  16441. <displayName>CR2</displayName>
  16442. <description>control register 2</description>
  16443. <addressOffset>0x4</addressOffset>
  16444. <size>0x20</size>
  16445. <access>read-write</access>
  16446. <resetValue>0x0000</resetValue>
  16447. <fields>
  16448. <field>
  16449. <name>TI1S</name>
  16450. <description>TI1 selection</description>
  16451. <bitOffset>7</bitOffset>
  16452. <bitWidth>1</bitWidth>
  16453. </field>
  16454. <field>
  16455. <name>MMS</name>
  16456. <description>Master mode selection</description>
  16457. <bitOffset>4</bitOffset>
  16458. <bitWidth>3</bitWidth>
  16459. </field>
  16460. <field>
  16461. <name>CCDS</name>
  16462. <description>Capture/compare DMA
  16463. selection</description>
  16464. <bitOffset>3</bitOffset>
  16465. <bitWidth>1</bitWidth>
  16466. </field>
  16467. </fields>
  16468. </register>
  16469. <register>
  16470. <name>SMCR</name>
  16471. <displayName>SMCR</displayName>
  16472. <description>slave mode control register</description>
  16473. <addressOffset>0x8</addressOffset>
  16474. <size>0x20</size>
  16475. <access>read-write</access>
  16476. <resetValue>0x0000</resetValue>
  16477. <fields>
  16478. <field>
  16479. <name>TS_4_3</name>
  16480. <description>Trigger selection</description>
  16481. <bitOffset>20</bitOffset>
  16482. <bitWidth>2</bitWidth>
  16483. </field>
  16484. <field>
  16485. <name>SMS_3</name>
  16486. <description>Slave mode selection - bit
  16487. 3</description>
  16488. <bitOffset>16</bitOffset>
  16489. <bitWidth>1</bitWidth>
  16490. </field>
  16491. <field>
  16492. <name>ETP</name>
  16493. <description>External trigger polarity</description>
  16494. <bitOffset>15</bitOffset>
  16495. <bitWidth>1</bitWidth>
  16496. </field>
  16497. <field>
  16498. <name>ECE</name>
  16499. <description>External clock enable</description>
  16500. <bitOffset>14</bitOffset>
  16501. <bitWidth>1</bitWidth>
  16502. </field>
  16503. <field>
  16504. <name>ETPS</name>
  16505. <description>External trigger prescaler</description>
  16506. <bitOffset>12</bitOffset>
  16507. <bitWidth>2</bitWidth>
  16508. </field>
  16509. <field>
  16510. <name>ETF</name>
  16511. <description>External trigger filter</description>
  16512. <bitOffset>8</bitOffset>
  16513. <bitWidth>4</bitWidth>
  16514. </field>
  16515. <field>
  16516. <name>MSM</name>
  16517. <description>Master/Slave mode</description>
  16518. <bitOffset>7</bitOffset>
  16519. <bitWidth>1</bitWidth>
  16520. </field>
  16521. <field>
  16522. <name>TS</name>
  16523. <description>Trigger selection</description>
  16524. <bitOffset>4</bitOffset>
  16525. <bitWidth>3</bitWidth>
  16526. </field>
  16527. <field>
  16528. <name>OCCS</name>
  16529. <description>OCREF clear selection</description>
  16530. <bitOffset>3</bitOffset>
  16531. <bitWidth>1</bitWidth>
  16532. </field>
  16533. <field>
  16534. <name>SMS</name>
  16535. <description>Slave mode selection</description>
  16536. <bitOffset>0</bitOffset>
  16537. <bitWidth>3</bitWidth>
  16538. </field>
  16539. </fields>
  16540. </register>
  16541. <register>
  16542. <name>DIER</name>
  16543. <displayName>DIER</displayName>
  16544. <description>DMA/Interrupt enable register</description>
  16545. <addressOffset>0xC</addressOffset>
  16546. <size>0x20</size>
  16547. <access>read-write</access>
  16548. <resetValue>0x0000</resetValue>
  16549. <fields>
  16550. <field>
  16551. <name>TDE</name>
  16552. <description>Trigger DMA request enable</description>
  16553. <bitOffset>14</bitOffset>
  16554. <bitWidth>1</bitWidth>
  16555. </field>
  16556. <field>
  16557. <name>CC4DE</name>
  16558. <description>Capture/Compare 4 DMA request
  16559. enable</description>
  16560. <bitOffset>12</bitOffset>
  16561. <bitWidth>1</bitWidth>
  16562. </field>
  16563. <field>
  16564. <name>CC3DE</name>
  16565. <description>Capture/Compare 3 DMA request
  16566. enable</description>
  16567. <bitOffset>11</bitOffset>
  16568. <bitWidth>1</bitWidth>
  16569. </field>
  16570. <field>
  16571. <name>CC2DE</name>
  16572. <description>Capture/Compare 2 DMA request
  16573. enable</description>
  16574. <bitOffset>10</bitOffset>
  16575. <bitWidth>1</bitWidth>
  16576. </field>
  16577. <field>
  16578. <name>CC1DE</name>
  16579. <description>Capture/Compare 1 DMA request
  16580. enable</description>
  16581. <bitOffset>9</bitOffset>
  16582. <bitWidth>1</bitWidth>
  16583. </field>
  16584. <field>
  16585. <name>UDE</name>
  16586. <description>Update DMA request enable</description>
  16587. <bitOffset>8</bitOffset>
  16588. <bitWidth>1</bitWidth>
  16589. </field>
  16590. <field>
  16591. <name>TIE</name>
  16592. <description>Trigger interrupt enable</description>
  16593. <bitOffset>6</bitOffset>
  16594. <bitWidth>1</bitWidth>
  16595. </field>
  16596. <field>
  16597. <name>CC4IE</name>
  16598. <description>Capture/Compare 4 interrupt
  16599. enable</description>
  16600. <bitOffset>4</bitOffset>
  16601. <bitWidth>1</bitWidth>
  16602. </field>
  16603. <field>
  16604. <name>CC3IE</name>
  16605. <description>Capture/Compare 3 interrupt
  16606. enable</description>
  16607. <bitOffset>3</bitOffset>
  16608. <bitWidth>1</bitWidth>
  16609. </field>
  16610. <field>
  16611. <name>CC2IE</name>
  16612. <description>Capture/Compare 2 interrupt
  16613. enable</description>
  16614. <bitOffset>2</bitOffset>
  16615. <bitWidth>1</bitWidth>
  16616. </field>
  16617. <field>
  16618. <name>CC1IE</name>
  16619. <description>Capture/Compare 1 interrupt
  16620. enable</description>
  16621. <bitOffset>1</bitOffset>
  16622. <bitWidth>1</bitWidth>
  16623. </field>
  16624. <field>
  16625. <name>UIE</name>
  16626. <description>Update interrupt enable</description>
  16627. <bitOffset>0</bitOffset>
  16628. <bitWidth>1</bitWidth>
  16629. </field>
  16630. </fields>
  16631. </register>
  16632. <register>
  16633. <name>SR</name>
  16634. <displayName>SR</displayName>
  16635. <description>status register</description>
  16636. <addressOffset>0x10</addressOffset>
  16637. <size>0x20</size>
  16638. <access>read-write</access>
  16639. <resetValue>0x0000</resetValue>
  16640. <fields>
  16641. <field>
  16642. <name>CC4OF</name>
  16643. <description>Capture/Compare 4 overcapture
  16644. flag</description>
  16645. <bitOffset>12</bitOffset>
  16646. <bitWidth>1</bitWidth>
  16647. </field>
  16648. <field>
  16649. <name>CC3OF</name>
  16650. <description>Capture/Compare 3 overcapture
  16651. flag</description>
  16652. <bitOffset>11</bitOffset>
  16653. <bitWidth>1</bitWidth>
  16654. </field>
  16655. <field>
  16656. <name>CC2OF</name>
  16657. <description>Capture/compare 2 overcapture
  16658. flag</description>
  16659. <bitOffset>10</bitOffset>
  16660. <bitWidth>1</bitWidth>
  16661. </field>
  16662. <field>
  16663. <name>CC1OF</name>
  16664. <description>Capture/Compare 1 overcapture
  16665. flag</description>
  16666. <bitOffset>9</bitOffset>
  16667. <bitWidth>1</bitWidth>
  16668. </field>
  16669. <field>
  16670. <name>TIF</name>
  16671. <description>Trigger interrupt flag</description>
  16672. <bitOffset>6</bitOffset>
  16673. <bitWidth>1</bitWidth>
  16674. </field>
  16675. <field>
  16676. <name>CC4IF</name>
  16677. <description>Capture/Compare 4 interrupt
  16678. flag</description>
  16679. <bitOffset>4</bitOffset>
  16680. <bitWidth>1</bitWidth>
  16681. </field>
  16682. <field>
  16683. <name>CC3IF</name>
  16684. <description>Capture/Compare 3 interrupt
  16685. flag</description>
  16686. <bitOffset>3</bitOffset>
  16687. <bitWidth>1</bitWidth>
  16688. </field>
  16689. <field>
  16690. <name>CC2IF</name>
  16691. <description>Capture/Compare 2 interrupt
  16692. flag</description>
  16693. <bitOffset>2</bitOffset>
  16694. <bitWidth>1</bitWidth>
  16695. </field>
  16696. <field>
  16697. <name>CC1IF</name>
  16698. <description>Capture/compare 1 interrupt
  16699. flag</description>
  16700. <bitOffset>1</bitOffset>
  16701. <bitWidth>1</bitWidth>
  16702. </field>
  16703. <field>
  16704. <name>UIF</name>
  16705. <description>Update interrupt flag</description>
  16706. <bitOffset>0</bitOffset>
  16707. <bitWidth>1</bitWidth>
  16708. </field>
  16709. </fields>
  16710. </register>
  16711. <register>
  16712. <name>EGR</name>
  16713. <displayName>EGR</displayName>
  16714. <description>event generation register</description>
  16715. <addressOffset>0x14</addressOffset>
  16716. <size>0x20</size>
  16717. <access>write-only</access>
  16718. <resetValue>0x0000</resetValue>
  16719. <fields>
  16720. <field>
  16721. <name>TG</name>
  16722. <description>Trigger generation</description>
  16723. <bitOffset>6</bitOffset>
  16724. <bitWidth>1</bitWidth>
  16725. </field>
  16726. <field>
  16727. <name>CC4G</name>
  16728. <description>Capture/compare 4
  16729. generation</description>
  16730. <bitOffset>4</bitOffset>
  16731. <bitWidth>1</bitWidth>
  16732. </field>
  16733. <field>
  16734. <name>CC3G</name>
  16735. <description>Capture/compare 3
  16736. generation</description>
  16737. <bitOffset>3</bitOffset>
  16738. <bitWidth>1</bitWidth>
  16739. </field>
  16740. <field>
  16741. <name>CC2G</name>
  16742. <description>Capture/compare 2
  16743. generation</description>
  16744. <bitOffset>2</bitOffset>
  16745. <bitWidth>1</bitWidth>
  16746. </field>
  16747. <field>
  16748. <name>CC1G</name>
  16749. <description>Capture/compare 1
  16750. generation</description>
  16751. <bitOffset>1</bitOffset>
  16752. <bitWidth>1</bitWidth>
  16753. </field>
  16754. <field>
  16755. <name>UG</name>
  16756. <description>Update generation</description>
  16757. <bitOffset>0</bitOffset>
  16758. <bitWidth>1</bitWidth>
  16759. </field>
  16760. </fields>
  16761. </register>
  16762. <register>
  16763. <name>CCMR1_Output</name>
  16764. <displayName>CCMR1_Output</displayName>
  16765. <description>capture/compare mode register 1 (output
  16766. mode)</description>
  16767. <addressOffset>0x18</addressOffset>
  16768. <size>0x20</size>
  16769. <access>read-write</access>
  16770. <resetValue>0x00000000</resetValue>
  16771. <fields>
  16772. <field>
  16773. <name>OC2M_3</name>
  16774. <description>Output Compare 2 mode - bit
  16775. 3</description>
  16776. <bitOffset>24</bitOffset>
  16777. <bitWidth>1</bitWidth>
  16778. </field>
  16779. <field>
  16780. <name>OC1M_3</name>
  16781. <description>Output Compare 1 mode - bit
  16782. 3</description>
  16783. <bitOffset>16</bitOffset>
  16784. <bitWidth>1</bitWidth>
  16785. </field>
  16786. <field>
  16787. <name>OC2CE</name>
  16788. <description>Output compare 2 clear
  16789. enable</description>
  16790. <bitOffset>15</bitOffset>
  16791. <bitWidth>1</bitWidth>
  16792. </field>
  16793. <field>
  16794. <name>OC2M</name>
  16795. <description>Output compare 2 mode</description>
  16796. <bitOffset>12</bitOffset>
  16797. <bitWidth>3</bitWidth>
  16798. </field>
  16799. <field>
  16800. <name>OC2PE</name>
  16801. <description>Output compare 2 preload
  16802. enable</description>
  16803. <bitOffset>11</bitOffset>
  16804. <bitWidth>1</bitWidth>
  16805. </field>
  16806. <field>
  16807. <name>OC2FE</name>
  16808. <description>Output compare 2 fast
  16809. enable</description>
  16810. <bitOffset>10</bitOffset>
  16811. <bitWidth>1</bitWidth>
  16812. </field>
  16813. <field>
  16814. <name>CC2S</name>
  16815. <description>Capture/Compare 2
  16816. selection</description>
  16817. <bitOffset>8</bitOffset>
  16818. <bitWidth>2</bitWidth>
  16819. </field>
  16820. <field>
  16821. <name>OC1CE</name>
  16822. <description>Output compare 1 clear
  16823. enable</description>
  16824. <bitOffset>7</bitOffset>
  16825. <bitWidth>1</bitWidth>
  16826. </field>
  16827. <field>
  16828. <name>OC1M</name>
  16829. <description>Output compare 1 mode</description>
  16830. <bitOffset>4</bitOffset>
  16831. <bitWidth>3</bitWidth>
  16832. </field>
  16833. <field>
  16834. <name>OC1PE</name>
  16835. <description>Output compare 1 preload
  16836. enable</description>
  16837. <bitOffset>3</bitOffset>
  16838. <bitWidth>1</bitWidth>
  16839. </field>
  16840. <field>
  16841. <name>OC1FE</name>
  16842. <description>Output compare 1 fast
  16843. enable</description>
  16844. <bitOffset>2</bitOffset>
  16845. <bitWidth>1</bitWidth>
  16846. </field>
  16847. <field>
  16848. <name>CC1S</name>
  16849. <description>Capture/Compare 1
  16850. selection</description>
  16851. <bitOffset>0</bitOffset>
  16852. <bitWidth>2</bitWidth>
  16853. </field>
  16854. </fields>
  16855. </register>
  16856. <register>
  16857. <name>CCMR1_Input</name>
  16858. <displayName>CCMR1_Input</displayName>
  16859. <description>capture/compare mode register 1 (input
  16860. mode)</description>
  16861. <alternateRegister>CCMR1_Output</alternateRegister>
  16862. <addressOffset>0x18</addressOffset>
  16863. <size>0x20</size>
  16864. <access>read-write</access>
  16865. <resetValue>0x00000000</resetValue>
  16866. <fields>
  16867. <field>
  16868. <name>IC2F</name>
  16869. <description>Input capture 2 filter</description>
  16870. <bitOffset>12</bitOffset>
  16871. <bitWidth>4</bitWidth>
  16872. </field>
  16873. <field>
  16874. <name>IC2PSC</name>
  16875. <description>Input capture 2 prescaler</description>
  16876. <bitOffset>10</bitOffset>
  16877. <bitWidth>2</bitWidth>
  16878. </field>
  16879. <field>
  16880. <name>CC2S</name>
  16881. <description>Capture/compare 2
  16882. selection</description>
  16883. <bitOffset>8</bitOffset>
  16884. <bitWidth>2</bitWidth>
  16885. </field>
  16886. <field>
  16887. <name>IC1F</name>
  16888. <description>Input capture 1 filter</description>
  16889. <bitOffset>4</bitOffset>
  16890. <bitWidth>4</bitWidth>
  16891. </field>
  16892. <field>
  16893. <name>IC1PSC</name>
  16894. <description>Input capture 1 prescaler</description>
  16895. <bitOffset>2</bitOffset>
  16896. <bitWidth>2</bitWidth>
  16897. </field>
  16898. <field>
  16899. <name>CC1S</name>
  16900. <description>Capture/Compare 1
  16901. selection</description>
  16902. <bitOffset>0</bitOffset>
  16903. <bitWidth>2</bitWidth>
  16904. </field>
  16905. </fields>
  16906. </register>
  16907. <register>
  16908. <name>CCMR2_Output</name>
  16909. <displayName>CCMR2_Output</displayName>
  16910. <description>capture/compare mode register 2 (output
  16911. mode)</description>
  16912. <addressOffset>0x1C</addressOffset>
  16913. <size>0x20</size>
  16914. <access>read-write</access>
  16915. <resetValue>0x00000000</resetValue>
  16916. <fields>
  16917. <field>
  16918. <name>OC4M_3</name>
  16919. <description>Output Compare 4 mode - bit
  16920. 3</description>
  16921. <bitOffset>24</bitOffset>
  16922. <bitWidth>1</bitWidth>
  16923. </field>
  16924. <field>
  16925. <name>OC3M_3</name>
  16926. <description>Output Compare 3 mode - bit
  16927. 3</description>
  16928. <bitOffset>16</bitOffset>
  16929. <bitWidth>1</bitWidth>
  16930. </field>
  16931. <field>
  16932. <name>OC4CE</name>
  16933. <description>Output compare 4 clear
  16934. enable</description>
  16935. <bitOffset>15</bitOffset>
  16936. <bitWidth>1</bitWidth>
  16937. </field>
  16938. <field>
  16939. <name>OC4M</name>
  16940. <description>Output compare 4 mode</description>
  16941. <bitOffset>12</bitOffset>
  16942. <bitWidth>3</bitWidth>
  16943. </field>
  16944. <field>
  16945. <name>OC4PE</name>
  16946. <description>Output compare 4 preload
  16947. enable</description>
  16948. <bitOffset>11</bitOffset>
  16949. <bitWidth>1</bitWidth>
  16950. </field>
  16951. <field>
  16952. <name>OC4FE</name>
  16953. <description>Output compare 4 fast
  16954. enable</description>
  16955. <bitOffset>10</bitOffset>
  16956. <bitWidth>1</bitWidth>
  16957. </field>
  16958. <field>
  16959. <name>CC4S</name>
  16960. <description>Capture/Compare 4
  16961. selection</description>
  16962. <bitOffset>8</bitOffset>
  16963. <bitWidth>2</bitWidth>
  16964. </field>
  16965. <field>
  16966. <name>OC3CE</name>
  16967. <description>Output compare 3 clear
  16968. enable</description>
  16969. <bitOffset>7</bitOffset>
  16970. <bitWidth>1</bitWidth>
  16971. </field>
  16972. <field>
  16973. <name>OC3M</name>
  16974. <description>Output compare 3 mode</description>
  16975. <bitOffset>4</bitOffset>
  16976. <bitWidth>3</bitWidth>
  16977. </field>
  16978. <field>
  16979. <name>OC3PE</name>
  16980. <description>Output compare 3 preload
  16981. enable</description>
  16982. <bitOffset>3</bitOffset>
  16983. <bitWidth>1</bitWidth>
  16984. </field>
  16985. <field>
  16986. <name>OC3FE</name>
  16987. <description>Output compare 3 fast
  16988. enable</description>
  16989. <bitOffset>2</bitOffset>
  16990. <bitWidth>1</bitWidth>
  16991. </field>
  16992. <field>
  16993. <name>CC3S</name>
  16994. <description>Capture/Compare 3
  16995. selection</description>
  16996. <bitOffset>0</bitOffset>
  16997. <bitWidth>2</bitWidth>
  16998. </field>
  16999. </fields>
  17000. </register>
  17001. <register>
  17002. <name>CCMR2_Input</name>
  17003. <displayName>CCMR2_Input</displayName>
  17004. <description>capture/compare mode register 2 (input
  17005. mode)</description>
  17006. <alternateRegister>CCMR2_Output</alternateRegister>
  17007. <addressOffset>0x1C</addressOffset>
  17008. <size>0x20</size>
  17009. <access>read-write</access>
  17010. <resetValue>0x00000000</resetValue>
  17011. <fields>
  17012. <field>
  17013. <name>IC4F</name>
  17014. <description>Input capture 4 filter</description>
  17015. <bitOffset>12</bitOffset>
  17016. <bitWidth>4</bitWidth>
  17017. </field>
  17018. <field>
  17019. <name>IC4PSC</name>
  17020. <description>Input capture 4 prescaler</description>
  17021. <bitOffset>10</bitOffset>
  17022. <bitWidth>2</bitWidth>
  17023. </field>
  17024. <field>
  17025. <name>CC4S</name>
  17026. <description>Capture/Compare 4
  17027. selection</description>
  17028. <bitOffset>8</bitOffset>
  17029. <bitWidth>2</bitWidth>
  17030. </field>
  17031. <field>
  17032. <name>IC3F</name>
  17033. <description>Input capture 3 filter</description>
  17034. <bitOffset>4</bitOffset>
  17035. <bitWidth>4</bitWidth>
  17036. </field>
  17037. <field>
  17038. <name>IC3PSC</name>
  17039. <description>Input capture 3 prescaler</description>
  17040. <bitOffset>2</bitOffset>
  17041. <bitWidth>2</bitWidth>
  17042. </field>
  17043. <field>
  17044. <name>CC3S</name>
  17045. <description>Capture/Compare 3
  17046. selection</description>
  17047. <bitOffset>0</bitOffset>
  17048. <bitWidth>2</bitWidth>
  17049. </field>
  17050. </fields>
  17051. </register>
  17052. <register>
  17053. <name>CCER</name>
  17054. <displayName>CCER</displayName>
  17055. <description>capture/compare enable
  17056. register</description>
  17057. <addressOffset>0x20</addressOffset>
  17058. <size>0x20</size>
  17059. <access>read-write</access>
  17060. <resetValue>0x0000</resetValue>
  17061. <fields>
  17062. <field>
  17063. <name>CC4NP</name>
  17064. <description>Capture/Compare 4 output
  17065. Polarity</description>
  17066. <bitOffset>15</bitOffset>
  17067. <bitWidth>1</bitWidth>
  17068. </field>
  17069. <field>
  17070. <name>CC4P</name>
  17071. <description>Capture/Compare 3 output
  17072. Polarity</description>
  17073. <bitOffset>13</bitOffset>
  17074. <bitWidth>1</bitWidth>
  17075. </field>
  17076. <field>
  17077. <name>CC4E</name>
  17078. <description>Capture/Compare 4 output
  17079. enable</description>
  17080. <bitOffset>12</bitOffset>
  17081. <bitWidth>1</bitWidth>
  17082. </field>
  17083. <field>
  17084. <name>CC3NP</name>
  17085. <description>Capture/Compare 3 output
  17086. Polarity</description>
  17087. <bitOffset>11</bitOffset>
  17088. <bitWidth>1</bitWidth>
  17089. </field>
  17090. <field>
  17091. <name>CC3P</name>
  17092. <description>Capture/Compare 3 output
  17093. Polarity</description>
  17094. <bitOffset>9</bitOffset>
  17095. <bitWidth>1</bitWidth>
  17096. </field>
  17097. <field>
  17098. <name>CC3E</name>
  17099. <description>Capture/Compare 3 output
  17100. enable</description>
  17101. <bitOffset>8</bitOffset>
  17102. <bitWidth>1</bitWidth>
  17103. </field>
  17104. <field>
  17105. <name>CC2NP</name>
  17106. <description>Capture/Compare 2 output
  17107. Polarity</description>
  17108. <bitOffset>7</bitOffset>
  17109. <bitWidth>1</bitWidth>
  17110. </field>
  17111. <field>
  17112. <name>CC2P</name>
  17113. <description>Capture/Compare 2 output
  17114. Polarity</description>
  17115. <bitOffset>5</bitOffset>
  17116. <bitWidth>1</bitWidth>
  17117. </field>
  17118. <field>
  17119. <name>CC2E</name>
  17120. <description>Capture/Compare 2 output
  17121. enable</description>
  17122. <bitOffset>4</bitOffset>
  17123. <bitWidth>1</bitWidth>
  17124. </field>
  17125. <field>
  17126. <name>CC1NP</name>
  17127. <description>Capture/Compare 1 output
  17128. Polarity</description>
  17129. <bitOffset>3</bitOffset>
  17130. <bitWidth>1</bitWidth>
  17131. </field>
  17132. <field>
  17133. <name>CC1P</name>
  17134. <description>Capture/Compare 1 output
  17135. Polarity</description>
  17136. <bitOffset>1</bitOffset>
  17137. <bitWidth>1</bitWidth>
  17138. </field>
  17139. <field>
  17140. <name>CC1E</name>
  17141. <description>Capture/Compare 1 output
  17142. enable</description>
  17143. <bitOffset>0</bitOffset>
  17144. <bitWidth>1</bitWidth>
  17145. </field>
  17146. </fields>
  17147. </register>
  17148. <register>
  17149. <name>CNT</name>
  17150. <displayName>CNT</displayName>
  17151. <description>counter</description>
  17152. <addressOffset>0x24</addressOffset>
  17153. <size>0x20</size>
  17154. <access>read-write</access>
  17155. <resetValue>0x00000000</resetValue>
  17156. <fields>
  17157. <field>
  17158. <name>CNT_H</name>
  17159. <description>High counter value (TIM2
  17160. only)</description>
  17161. <bitOffset>16</bitOffset>
  17162. <bitWidth>16</bitWidth>
  17163. </field>
  17164. <field>
  17165. <name>CNT_L</name>
  17166. <description>Low counter value</description>
  17167. <bitOffset>0</bitOffset>
  17168. <bitWidth>16</bitWidth>
  17169. </field>
  17170. </fields>
  17171. </register>
  17172. <register>
  17173. <name>PSC</name>
  17174. <displayName>PSC</displayName>
  17175. <description>prescaler</description>
  17176. <addressOffset>0x28</addressOffset>
  17177. <size>0x20</size>
  17178. <access>read-write</access>
  17179. <resetValue>0x0000</resetValue>
  17180. <fields>
  17181. <field>
  17182. <name>PSC</name>
  17183. <description>Prescaler value</description>
  17184. <bitOffset>0</bitOffset>
  17185. <bitWidth>16</bitWidth>
  17186. </field>
  17187. </fields>
  17188. </register>
  17189. <register>
  17190. <name>ARR</name>
  17191. <displayName>ARR</displayName>
  17192. <description>auto-reload register</description>
  17193. <addressOffset>0x2C</addressOffset>
  17194. <size>0x20</size>
  17195. <access>read-write</access>
  17196. <resetValue>0x00000000</resetValue>
  17197. <fields>
  17198. <field>
  17199. <name>ARR_H</name>
  17200. <description>High Auto-reload value (TIM2
  17201. only)</description>
  17202. <bitOffset>16</bitOffset>
  17203. <bitWidth>16</bitWidth>
  17204. </field>
  17205. <field>
  17206. <name>ARR_L</name>
  17207. <description>Low Auto-reload value</description>
  17208. <bitOffset>0</bitOffset>
  17209. <bitWidth>16</bitWidth>
  17210. </field>
  17211. </fields>
  17212. </register>
  17213. <register>
  17214. <name>CCR1</name>
  17215. <displayName>CCR1</displayName>
  17216. <description>capture/compare register 1</description>
  17217. <addressOffset>0x34</addressOffset>
  17218. <size>0x20</size>
  17219. <access>read-write</access>
  17220. <resetValue>0x00000000</resetValue>
  17221. <fields>
  17222. <field>
  17223. <name>CCR1_H</name>
  17224. <description>High Capture/Compare 1 value (TIM2
  17225. only)</description>
  17226. <bitOffset>16</bitOffset>
  17227. <bitWidth>16</bitWidth>
  17228. </field>
  17229. <field>
  17230. <name>CCR1_L</name>
  17231. <description>Low Capture/Compare 1
  17232. value</description>
  17233. <bitOffset>0</bitOffset>
  17234. <bitWidth>16</bitWidth>
  17235. </field>
  17236. </fields>
  17237. </register>
  17238. <register>
  17239. <name>CCR2</name>
  17240. <displayName>CCR2</displayName>
  17241. <description>capture/compare register 2</description>
  17242. <addressOffset>0x38</addressOffset>
  17243. <size>0x20</size>
  17244. <access>read-write</access>
  17245. <resetValue>0x00000000</resetValue>
  17246. <fields>
  17247. <field>
  17248. <name>CCR2_H</name>
  17249. <description>High Capture/Compare 2 value (TIM2
  17250. only)</description>
  17251. <bitOffset>16</bitOffset>
  17252. <bitWidth>16</bitWidth>
  17253. </field>
  17254. <field>
  17255. <name>CCR2_L</name>
  17256. <description>Low Capture/Compare 2
  17257. value</description>
  17258. <bitOffset>0</bitOffset>
  17259. <bitWidth>16</bitWidth>
  17260. </field>
  17261. </fields>
  17262. </register>
  17263. <register>
  17264. <name>CCR3</name>
  17265. <displayName>CCR3</displayName>
  17266. <description>capture/compare register 3</description>
  17267. <addressOffset>0x3C</addressOffset>
  17268. <size>0x20</size>
  17269. <access>read-write</access>
  17270. <resetValue>0x00000000</resetValue>
  17271. <fields>
  17272. <field>
  17273. <name>CCR3_H</name>
  17274. <description>High Capture/Compare value (TIM2
  17275. only)</description>
  17276. <bitOffset>16</bitOffset>
  17277. <bitWidth>16</bitWidth>
  17278. </field>
  17279. <field>
  17280. <name>CCR3_L</name>
  17281. <description>Low Capture/Compare value</description>
  17282. <bitOffset>0</bitOffset>
  17283. <bitWidth>16</bitWidth>
  17284. </field>
  17285. </fields>
  17286. </register>
  17287. <register>
  17288. <name>CCR4</name>
  17289. <displayName>CCR4</displayName>
  17290. <description>capture/compare register 4</description>
  17291. <addressOffset>0x40</addressOffset>
  17292. <size>0x20</size>
  17293. <access>read-write</access>
  17294. <resetValue>0x00000000</resetValue>
  17295. <fields>
  17296. <field>
  17297. <name>CCR4_H</name>
  17298. <description>High Capture/Compare value (TIM2
  17299. only)</description>
  17300. <bitOffset>16</bitOffset>
  17301. <bitWidth>16</bitWidth>
  17302. </field>
  17303. <field>
  17304. <name>CCR4_L</name>
  17305. <description>Low Capture/Compare value</description>
  17306. <bitOffset>0</bitOffset>
  17307. <bitWidth>16</bitWidth>
  17308. </field>
  17309. </fields>
  17310. </register>
  17311. <register>
  17312. <name>DCR</name>
  17313. <displayName>DCR</displayName>
  17314. <description>DMA control register</description>
  17315. <addressOffset>0x48</addressOffset>
  17316. <size>0x20</size>
  17317. <access>read-write</access>
  17318. <resetValue>0x0000</resetValue>
  17319. <fields>
  17320. <field>
  17321. <name>DBL</name>
  17322. <description>DMA burst length</description>
  17323. <bitOffset>8</bitOffset>
  17324. <bitWidth>5</bitWidth>
  17325. </field>
  17326. <field>
  17327. <name>DBA</name>
  17328. <description>DMA base address</description>
  17329. <bitOffset>0</bitOffset>
  17330. <bitWidth>5</bitWidth>
  17331. </field>
  17332. </fields>
  17333. </register>
  17334. <register>
  17335. <name>DMAR</name>
  17336. <displayName>DMAR</displayName>
  17337. <description>DMA address for full transfer</description>
  17338. <addressOffset>0x4C</addressOffset>
  17339. <size>0x20</size>
  17340. <access>read-write</access>
  17341. <resetValue>0x0000</resetValue>
  17342. <fields>
  17343. <field>
  17344. <name>DMAB</name>
  17345. <description>DMA register for burst
  17346. accesses</description>
  17347. <bitOffset>0</bitOffset>
  17348. <bitWidth>16</bitWidth>
  17349. </field>
  17350. </fields>
  17351. </register>
  17352. <register>
  17353. <name>OR1</name>
  17354. <displayName>OR1</displayName>
  17355. <description>TIM option register</description>
  17356. <addressOffset>0x50</addressOffset>
  17357. <size>0x20</size>
  17358. <access>read-write</access>
  17359. <resetValue>0x0000</resetValue>
  17360. <fields>
  17361. <field>
  17362. <name>IOCREF_CLR</name>
  17363. <description>IOCREF_CLR</description>
  17364. <bitOffset>0</bitOffset>
  17365. <bitWidth>1</bitWidth>
  17366. </field>
  17367. </fields>
  17368. </register>
  17369. <register>
  17370. <name>AF1</name>
  17371. <displayName>AF1</displayName>
  17372. <description>TIM alternate function option register
  17373. 1</description>
  17374. <addressOffset>0x60</addressOffset>
  17375. <size>0x20</size>
  17376. <access>read-write</access>
  17377. <resetValue>0x0000</resetValue>
  17378. <fields>
  17379. <field>
  17380. <name>ETRSEL</name>
  17381. <description>External trigger source
  17382. selection</description>
  17383. <bitOffset>14</bitOffset>
  17384. <bitWidth>4</bitWidth>
  17385. </field>
  17386. </fields>
  17387. </register>
  17388. <register>
  17389. <name>TISEL</name>
  17390. <displayName>TISEL</displayName>
  17391. <description>TIM alternate function option register
  17392. 1</description>
  17393. <addressOffset>0x68</addressOffset>
  17394. <size>0x20</size>
  17395. <access>read-write</access>
  17396. <resetValue>0x0000</resetValue>
  17397. <fields>
  17398. <field>
  17399. <name>TI1SEL</name>
  17400. <description>TI1SEL</description>
  17401. <bitOffset>0</bitOffset>
  17402. <bitWidth>4</bitWidth>
  17403. </field>
  17404. <field>
  17405. <name>TI2SEL</name>
  17406. <description>TI2SEL</description>
  17407. <bitOffset>8</bitOffset>
  17408. <bitWidth>4</bitWidth>
  17409. </field>
  17410. </fields>
  17411. </register>
  17412. </registers>
  17413. </peripheral>
  17414. <peripheral derivedFrom="TIM2">
  17415. <name>TIM3</name>
  17416. <baseAddress>0x40000400</baseAddress>
  17417. </peripheral>
  17418. <peripheral>
  17419. <name>NVIC</name>
  17420. <description>Nested Vectored Interrupt
  17421. Controller</description>
  17422. <groupName>NVIC</groupName>
  17423. <baseAddress>0xE000E100</baseAddress>
  17424. <addressBlock>
  17425. <offset>0x0</offset>
  17426. <size>0x33D</size>
  17427. <usage>registers</usage>
  17428. </addressBlock>
  17429. <registers>
  17430. <register>
  17431. <name>ISER</name>
  17432. <displayName>ISER</displayName>
  17433. <description>Interrupt Set Enable Register</description>
  17434. <addressOffset>0x0</addressOffset>
  17435. <size>0x20</size>
  17436. <access>read-write</access>
  17437. <resetValue>0x00000000</resetValue>
  17438. <fields>
  17439. <field>
  17440. <name>SETENA</name>
  17441. <description>SETENA</description>
  17442. <bitOffset>0</bitOffset>
  17443. <bitWidth>32</bitWidth>
  17444. </field>
  17445. </fields>
  17446. </register>
  17447. <register>
  17448. <name>ICER</name>
  17449. <displayName>ICER</displayName>
  17450. <description>Interrupt Clear Enable
  17451. Register</description>
  17452. <addressOffset>0x80</addressOffset>
  17453. <size>0x20</size>
  17454. <access>read-write</access>
  17455. <resetValue>0x00000000</resetValue>
  17456. <fields>
  17457. <field>
  17458. <name>CLRENA</name>
  17459. <description>CLRENA</description>
  17460. <bitOffset>0</bitOffset>
  17461. <bitWidth>32</bitWidth>
  17462. </field>
  17463. </fields>
  17464. </register>
  17465. <register>
  17466. <name>ISPR</name>
  17467. <displayName>ISPR</displayName>
  17468. <description>Interrupt Set-Pending Register</description>
  17469. <addressOffset>0x100</addressOffset>
  17470. <size>0x20</size>
  17471. <access>read-write</access>
  17472. <resetValue>0x00000000</resetValue>
  17473. <fields>
  17474. <field>
  17475. <name>SETPEND</name>
  17476. <description>SETPEND</description>
  17477. <bitOffset>0</bitOffset>
  17478. <bitWidth>32</bitWidth>
  17479. </field>
  17480. </fields>
  17481. </register>
  17482. <register>
  17483. <name>ICPR</name>
  17484. <displayName>ICPR</displayName>
  17485. <description>Interrupt Clear-Pending
  17486. Register</description>
  17487. <addressOffset>0x180</addressOffset>
  17488. <size>0x20</size>
  17489. <access>read-write</access>
  17490. <resetValue>0x00000000</resetValue>
  17491. <fields>
  17492. <field>
  17493. <name>CLRPEND</name>
  17494. <description>CLRPEND</description>
  17495. <bitOffset>0</bitOffset>
  17496. <bitWidth>32</bitWidth>
  17497. </field>
  17498. </fields>
  17499. </register>
  17500. <register>
  17501. <name>IPR0</name>
  17502. <displayName>IPR0</displayName>
  17503. <description>Interrupt Priority Register 0</description>
  17504. <addressOffset>0x300</addressOffset>
  17505. <size>0x20</size>
  17506. <access>read-write</access>
  17507. <resetValue>0x00000000</resetValue>
  17508. <fields>
  17509. <field>
  17510. <name>PRI_0</name>
  17511. <description>priority for interrupt 0</description>
  17512. <bitOffset>0</bitOffset>
  17513. <bitWidth>8</bitWidth>
  17514. </field>
  17515. <field>
  17516. <name>PRI_1</name>
  17517. <description>priority for interrupt 1</description>
  17518. <bitOffset>8</bitOffset>
  17519. <bitWidth>8</bitWidth>
  17520. </field>
  17521. <field>
  17522. <name>PRI_2</name>
  17523. <description>priority for interrupt 2</description>
  17524. <bitOffset>16</bitOffset>
  17525. <bitWidth>8</bitWidth>
  17526. </field>
  17527. <field>
  17528. <name>PRI_3</name>
  17529. <description>priority for interrupt 3</description>
  17530. <bitOffset>24</bitOffset>
  17531. <bitWidth>8</bitWidth>
  17532. </field>
  17533. </fields>
  17534. </register>
  17535. <register>
  17536. <name>IPR1</name>
  17537. <displayName>IPR1</displayName>
  17538. <description>Interrupt Priority Register 1</description>
  17539. <addressOffset>0x304</addressOffset>
  17540. <size>0x20</size>
  17541. <access>read-write</access>
  17542. <resetValue>0x00000000</resetValue>
  17543. <fields>
  17544. <field>
  17545. <name>PRI_4</name>
  17546. <description>priority for interrupt n</description>
  17547. <bitOffset>0</bitOffset>
  17548. <bitWidth>8</bitWidth>
  17549. </field>
  17550. <field>
  17551. <name>PRI_5</name>
  17552. <description>priority for interrupt n</description>
  17553. <bitOffset>8</bitOffset>
  17554. <bitWidth>8</bitWidth>
  17555. </field>
  17556. <field>
  17557. <name>PRI_6</name>
  17558. <description>priority for interrupt n</description>
  17559. <bitOffset>16</bitOffset>
  17560. <bitWidth>8</bitWidth>
  17561. </field>
  17562. <field>
  17563. <name>PRI_7</name>
  17564. <description>priority for interrupt n</description>
  17565. <bitOffset>24</bitOffset>
  17566. <bitWidth>8</bitWidth>
  17567. </field>
  17568. </fields>
  17569. </register>
  17570. <register>
  17571. <name>IPR2</name>
  17572. <displayName>IPR2</displayName>
  17573. <description>Interrupt Priority Register 2</description>
  17574. <addressOffset>0x308</addressOffset>
  17575. <size>0x20</size>
  17576. <access>read-write</access>
  17577. <resetValue>0x00000000</resetValue>
  17578. <fields>
  17579. <field>
  17580. <name>PRI_8</name>
  17581. <description>priority for interrupt n</description>
  17582. <bitOffset>0</bitOffset>
  17583. <bitWidth>8</bitWidth>
  17584. </field>
  17585. <field>
  17586. <name>PRI_9</name>
  17587. <description>priority for interrupt n</description>
  17588. <bitOffset>8</bitOffset>
  17589. <bitWidth>8</bitWidth>
  17590. </field>
  17591. <field>
  17592. <name>PRI_10</name>
  17593. <description>priority for interrupt n</description>
  17594. <bitOffset>16</bitOffset>
  17595. <bitWidth>8</bitWidth>
  17596. </field>
  17597. <field>
  17598. <name>PRI_11</name>
  17599. <description>priority for interrupt n</description>
  17600. <bitOffset>24</bitOffset>
  17601. <bitWidth>8</bitWidth>
  17602. </field>
  17603. </fields>
  17604. </register>
  17605. <register>
  17606. <name>IPR3</name>
  17607. <displayName>IPR3</displayName>
  17608. <description>Interrupt Priority Register 3</description>
  17609. <addressOffset>0x30C</addressOffset>
  17610. <size>0x20</size>
  17611. <access>read-write</access>
  17612. <resetValue>0x00000000</resetValue>
  17613. <fields>
  17614. <field>
  17615. <name>PRI_12</name>
  17616. <description>priority for interrupt n</description>
  17617. <bitOffset>0</bitOffset>
  17618. <bitWidth>8</bitWidth>
  17619. </field>
  17620. <field>
  17621. <name>PRI_13</name>
  17622. <description>priority for interrupt n</description>
  17623. <bitOffset>8</bitOffset>
  17624. <bitWidth>8</bitWidth>
  17625. </field>
  17626. <field>
  17627. <name>PRI_14</name>
  17628. <description>priority for interrupt n</description>
  17629. <bitOffset>16</bitOffset>
  17630. <bitWidth>8</bitWidth>
  17631. </field>
  17632. <field>
  17633. <name>PRI_15</name>
  17634. <description>priority for interrupt n</description>
  17635. <bitOffset>24</bitOffset>
  17636. <bitWidth>8</bitWidth>
  17637. </field>
  17638. </fields>
  17639. </register>
  17640. <register>
  17641. <name>IPR4</name>
  17642. <displayName>IPR4</displayName>
  17643. <description>Interrupt Priority Register 4</description>
  17644. <addressOffset>0x310</addressOffset>
  17645. <size>0x20</size>
  17646. <access>read-write</access>
  17647. <resetValue>0x00000000</resetValue>
  17648. <fields>
  17649. <field>
  17650. <name>PRI_16</name>
  17651. <description>priority for interrupt n</description>
  17652. <bitOffset>0</bitOffset>
  17653. <bitWidth>8</bitWidth>
  17654. </field>
  17655. <field>
  17656. <name>PRI_17</name>
  17657. <description>priority for interrupt n</description>
  17658. <bitOffset>8</bitOffset>
  17659. <bitWidth>8</bitWidth>
  17660. </field>
  17661. <field>
  17662. <name>PRI_18</name>
  17663. <description>priority for interrupt n</description>
  17664. <bitOffset>16</bitOffset>
  17665. <bitWidth>8</bitWidth>
  17666. </field>
  17667. <field>
  17668. <name>PRI_19</name>
  17669. <description>priority for interrupt n</description>
  17670. <bitOffset>24</bitOffset>
  17671. <bitWidth>8</bitWidth>
  17672. </field>
  17673. </fields>
  17674. </register>
  17675. <register>
  17676. <name>IPR5</name>
  17677. <displayName>IPR5</displayName>
  17678. <description>Interrupt Priority Register 5</description>
  17679. <addressOffset>0x314</addressOffset>
  17680. <size>0x20</size>
  17681. <access>read-write</access>
  17682. <resetValue>0x00000000</resetValue>
  17683. <fields>
  17684. <field>
  17685. <name>PRI_20</name>
  17686. <description>priority for interrupt n</description>
  17687. <bitOffset>0</bitOffset>
  17688. <bitWidth>8</bitWidth>
  17689. </field>
  17690. <field>
  17691. <name>PRI_21</name>
  17692. <description>priority for interrupt n</description>
  17693. <bitOffset>8</bitOffset>
  17694. <bitWidth>8</bitWidth>
  17695. </field>
  17696. <field>
  17697. <name>PRI_22</name>
  17698. <description>priority for interrupt n</description>
  17699. <bitOffset>16</bitOffset>
  17700. <bitWidth>8</bitWidth>
  17701. </field>
  17702. <field>
  17703. <name>PRI_23</name>
  17704. <description>priority for interrupt n</description>
  17705. <bitOffset>24</bitOffset>
  17706. <bitWidth>8</bitWidth>
  17707. </field>
  17708. </fields>
  17709. </register>
  17710. <register>
  17711. <name>IPR6</name>
  17712. <displayName>IPR6</displayName>
  17713. <description>Interrupt Priority Register 6</description>
  17714. <addressOffset>0x318</addressOffset>
  17715. <size>0x20</size>
  17716. <access>read-write</access>
  17717. <resetValue>0x00000000</resetValue>
  17718. <fields>
  17719. <field>
  17720. <name>PRI_24</name>
  17721. <description>priority for interrupt n</description>
  17722. <bitOffset>0</bitOffset>
  17723. <bitWidth>8</bitWidth>
  17724. </field>
  17725. <field>
  17726. <name>PRI_25</name>
  17727. <description>priority for interrupt n</description>
  17728. <bitOffset>8</bitOffset>
  17729. <bitWidth>8</bitWidth>
  17730. </field>
  17731. <field>
  17732. <name>PRI_26</name>
  17733. <description>priority for interrupt n</description>
  17734. <bitOffset>16</bitOffset>
  17735. <bitWidth>8</bitWidth>
  17736. </field>
  17737. <field>
  17738. <name>PRI_27</name>
  17739. <description>priority for interrupt n</description>
  17740. <bitOffset>24</bitOffset>
  17741. <bitWidth>8</bitWidth>
  17742. </field>
  17743. </fields>
  17744. </register>
  17745. <register>
  17746. <name>IPR7</name>
  17747. <displayName>IPR7</displayName>
  17748. <description>Interrupt Priority Register 7</description>
  17749. <addressOffset>0x31C</addressOffset>
  17750. <size>0x20</size>
  17751. <access>read-write</access>
  17752. <resetValue>0x00000000</resetValue>
  17753. <fields>
  17754. <field>
  17755. <name>PRI_28</name>
  17756. <description>priority for interrupt n</description>
  17757. <bitOffset>0</bitOffset>
  17758. <bitWidth>8</bitWidth>
  17759. </field>
  17760. <field>
  17761. <name>PRI_29</name>
  17762. <description>priority for interrupt n</description>
  17763. <bitOffset>8</bitOffset>
  17764. <bitWidth>8</bitWidth>
  17765. </field>
  17766. <field>
  17767. <name>PRI_30</name>
  17768. <description>priority for interrupt n</description>
  17769. <bitOffset>16</bitOffset>
  17770. <bitWidth>8</bitWidth>
  17771. </field>
  17772. <field>
  17773. <name>PRI_31</name>
  17774. <description>priority for interrupt n</description>
  17775. <bitOffset>24</bitOffset>
  17776. <bitWidth>8</bitWidth>
  17777. </field>
  17778. </fields>
  17779. </register>
  17780. <register>
  17781. <name>IPR8</name>
  17782. <displayName>IPR8</displayName>
  17783. <description>Interrupt Priority Register 8</description>
  17784. <addressOffset>0x320</addressOffset>
  17785. <size>0x20</size>
  17786. <access>read-write</access>
  17787. <resetValue>0x00000000</resetValue>
  17788. </register>
  17789. </registers>
  17790. </peripheral>
  17791. <peripheral>
  17792. <name>MPU</name>
  17793. <description>Memory protection unit</description>
  17794. <groupName>MPU</groupName>
  17795. <baseAddress>0xE000ED90</baseAddress>
  17796. <addressBlock>
  17797. <offset>0x0</offset>
  17798. <size>0x15</size>
  17799. <usage>registers</usage>
  17800. </addressBlock>
  17801. <registers>
  17802. <register>
  17803. <name>MPU_TYPER</name>
  17804. <displayName>MPU_TYPER</displayName>
  17805. <description>MPU type register</description>
  17806. <addressOffset>0x0</addressOffset>
  17807. <size>0x20</size>
  17808. <access>read-only</access>
  17809. <resetValue>0X00000800</resetValue>
  17810. <fields>
  17811. <field>
  17812. <name>SEPARATE</name>
  17813. <description>Separate flag</description>
  17814. <bitOffset>0</bitOffset>
  17815. <bitWidth>1</bitWidth>
  17816. </field>
  17817. <field>
  17818. <name>DREGION</name>
  17819. <description>Number of MPU data regions</description>
  17820. <bitOffset>8</bitOffset>
  17821. <bitWidth>8</bitWidth>
  17822. </field>
  17823. <field>
  17824. <name>IREGION</name>
  17825. <description>Number of MPU instruction
  17826. regions</description>
  17827. <bitOffset>16</bitOffset>
  17828. <bitWidth>8</bitWidth>
  17829. </field>
  17830. </fields>
  17831. </register>
  17832. <register>
  17833. <name>MPU_CTRL</name>
  17834. <displayName>MPU_CTRL</displayName>
  17835. <description>MPU control register</description>
  17836. <addressOffset>0x4</addressOffset>
  17837. <size>0x20</size>
  17838. <access>read-only</access>
  17839. <resetValue>0X00000000</resetValue>
  17840. <fields>
  17841. <field>
  17842. <name>ENABLE</name>
  17843. <description>Enables the MPU</description>
  17844. <bitOffset>0</bitOffset>
  17845. <bitWidth>1</bitWidth>
  17846. </field>
  17847. <field>
  17848. <name>HFNMIENA</name>
  17849. <description>Enables the operation of MPU during hard
  17850. fault</description>
  17851. <bitOffset>1</bitOffset>
  17852. <bitWidth>1</bitWidth>
  17853. </field>
  17854. <field>
  17855. <name>PRIVDEFENA</name>
  17856. <description>Enable priviliged software access to
  17857. default memory map</description>
  17858. <bitOffset>2</bitOffset>
  17859. <bitWidth>1</bitWidth>
  17860. </field>
  17861. </fields>
  17862. </register>
  17863. <register>
  17864. <name>MPU_RNR</name>
  17865. <displayName>MPU_RNR</displayName>
  17866. <description>MPU region number register</description>
  17867. <addressOffset>0x8</addressOffset>
  17868. <size>0x20</size>
  17869. <access>read-write</access>
  17870. <resetValue>0X00000000</resetValue>
  17871. <fields>
  17872. <field>
  17873. <name>REGION</name>
  17874. <description>MPU region</description>
  17875. <bitOffset>0</bitOffset>
  17876. <bitWidth>8</bitWidth>
  17877. </field>
  17878. </fields>
  17879. </register>
  17880. <register>
  17881. <name>MPU_RBAR</name>
  17882. <displayName>MPU_RBAR</displayName>
  17883. <description>MPU region base address
  17884. register</description>
  17885. <addressOffset>0xC</addressOffset>
  17886. <size>0x20</size>
  17887. <access>read-write</access>
  17888. <resetValue>0X00000000</resetValue>
  17889. <fields>
  17890. <field>
  17891. <name>REGION</name>
  17892. <description>MPU region field</description>
  17893. <bitOffset>0</bitOffset>
  17894. <bitWidth>4</bitWidth>
  17895. </field>
  17896. <field>
  17897. <name>VALID</name>
  17898. <description>MPU region number valid</description>
  17899. <bitOffset>4</bitOffset>
  17900. <bitWidth>1</bitWidth>
  17901. </field>
  17902. <field>
  17903. <name>ADDR</name>
  17904. <description>Region base address field</description>
  17905. <bitOffset>5</bitOffset>
  17906. <bitWidth>27</bitWidth>
  17907. </field>
  17908. </fields>
  17909. </register>
  17910. <register>
  17911. <name>MPU_RASR</name>
  17912. <displayName>MPU_RASR</displayName>
  17913. <description>MPU region attribute and size
  17914. register</description>
  17915. <addressOffset>0x10</addressOffset>
  17916. <size>0x20</size>
  17917. <access>read-write</access>
  17918. <resetValue>0X00000000</resetValue>
  17919. <fields>
  17920. <field>
  17921. <name>ENABLE</name>
  17922. <description>Region enable bit.</description>
  17923. <bitOffset>0</bitOffset>
  17924. <bitWidth>1</bitWidth>
  17925. </field>
  17926. <field>
  17927. <name>SIZE</name>
  17928. <description>Size of the MPU protection
  17929. region</description>
  17930. <bitOffset>1</bitOffset>
  17931. <bitWidth>5</bitWidth>
  17932. </field>
  17933. <field>
  17934. <name>SRD</name>
  17935. <description>Subregion disable bits</description>
  17936. <bitOffset>8</bitOffset>
  17937. <bitWidth>8</bitWidth>
  17938. </field>
  17939. <field>
  17940. <name>B</name>
  17941. <description>memory attribute</description>
  17942. <bitOffset>16</bitOffset>
  17943. <bitWidth>1</bitWidth>
  17944. </field>
  17945. <field>
  17946. <name>C</name>
  17947. <description>memory attribute</description>
  17948. <bitOffset>17</bitOffset>
  17949. <bitWidth>1</bitWidth>
  17950. </field>
  17951. <field>
  17952. <name>S</name>
  17953. <description>Shareable memory attribute</description>
  17954. <bitOffset>18</bitOffset>
  17955. <bitWidth>1</bitWidth>
  17956. </field>
  17957. <field>
  17958. <name>TEX</name>
  17959. <description>memory attribute</description>
  17960. <bitOffset>19</bitOffset>
  17961. <bitWidth>3</bitWidth>
  17962. </field>
  17963. <field>
  17964. <name>AP</name>
  17965. <description>Access permission</description>
  17966. <bitOffset>24</bitOffset>
  17967. <bitWidth>3</bitWidth>
  17968. </field>
  17969. <field>
  17970. <name>XN</name>
  17971. <description>Instruction access disable
  17972. bit</description>
  17973. <bitOffset>28</bitOffset>
  17974. <bitWidth>1</bitWidth>
  17975. </field>
  17976. </fields>
  17977. </register>
  17978. </registers>
  17979. </peripheral>
  17980. <peripheral>
  17981. <name>STK</name>
  17982. <description>SysTick timer</description>
  17983. <groupName>STK</groupName>
  17984. <baseAddress>0xE000E010</baseAddress>
  17985. <addressBlock>
  17986. <offset>0x0</offset>
  17987. <size>0x11</size>
  17988. <usage>registers</usage>
  17989. </addressBlock>
  17990. <registers>
  17991. <register>
  17992. <name>CSR</name>
  17993. <displayName>CSR</displayName>
  17994. <description>SysTick control and status
  17995. register</description>
  17996. <addressOffset>0x0</addressOffset>
  17997. <size>0x20</size>
  17998. <access>read-write</access>
  17999. <resetValue>0X00000000</resetValue>
  18000. <fields>
  18001. <field>
  18002. <name>ENABLE</name>
  18003. <description>Counter enable</description>
  18004. <bitOffset>0</bitOffset>
  18005. <bitWidth>1</bitWidth>
  18006. </field>
  18007. <field>
  18008. <name>TICKINT</name>
  18009. <description>SysTick exception request
  18010. enable</description>
  18011. <bitOffset>1</bitOffset>
  18012. <bitWidth>1</bitWidth>
  18013. </field>
  18014. <field>
  18015. <name>CLKSOURCE</name>
  18016. <description>Clock source selection</description>
  18017. <bitOffset>2</bitOffset>
  18018. <bitWidth>1</bitWidth>
  18019. </field>
  18020. <field>
  18021. <name>COUNTFLAG</name>
  18022. <description>COUNTFLAG</description>
  18023. <bitOffset>16</bitOffset>
  18024. <bitWidth>1</bitWidth>
  18025. </field>
  18026. </fields>
  18027. </register>
  18028. <register>
  18029. <name>RVR</name>
  18030. <displayName>RVR</displayName>
  18031. <description>SysTick reload value register</description>
  18032. <addressOffset>0x4</addressOffset>
  18033. <size>0x20</size>
  18034. <access>read-write</access>
  18035. <resetValue>0X00000000</resetValue>
  18036. <fields>
  18037. <field>
  18038. <name>RELOAD</name>
  18039. <description>RELOAD value</description>
  18040. <bitOffset>0</bitOffset>
  18041. <bitWidth>24</bitWidth>
  18042. </field>
  18043. </fields>
  18044. </register>
  18045. <register>
  18046. <name>CVR</name>
  18047. <displayName>CVR</displayName>
  18048. <description>SysTick current value register</description>
  18049. <addressOffset>0x8</addressOffset>
  18050. <size>0x20</size>
  18051. <access>read-write</access>
  18052. <resetValue>0X00000000</resetValue>
  18053. <fields>
  18054. <field>
  18055. <name>CURRENT</name>
  18056. <description>Current counter value</description>
  18057. <bitOffset>0</bitOffset>
  18058. <bitWidth>24</bitWidth>
  18059. </field>
  18060. </fields>
  18061. </register>
  18062. <register>
  18063. <name>CALIB</name>
  18064. <displayName>CALIB</displayName>
  18065. <description>SysTick calibration value
  18066. register</description>
  18067. <addressOffset>0xC</addressOffset>
  18068. <size>0x20</size>
  18069. <access>read-write</access>
  18070. <resetValue>0X00000000</resetValue>
  18071. <fields>
  18072. <field>
  18073. <name>TENMS</name>
  18074. <description>Calibration value</description>
  18075. <bitOffset>0</bitOffset>
  18076. <bitWidth>24</bitWidth>
  18077. </field>
  18078. <field>
  18079. <name>SKEW</name>
  18080. <description>SKEW flag: Indicates whether the TENMS
  18081. value is exact</description>
  18082. <bitOffset>30</bitOffset>
  18083. <bitWidth>1</bitWidth>
  18084. </field>
  18085. <field>
  18086. <name>NOREF</name>
  18087. <description>NOREF flag. Reads as zero</description>
  18088. <bitOffset>31</bitOffset>
  18089. <bitWidth>1</bitWidth>
  18090. </field>
  18091. </fields>
  18092. </register>
  18093. </registers>
  18094. </peripheral>
  18095. <peripheral>
  18096. <name>SCB</name>
  18097. <description>System control block</description>
  18098. <groupName>SCB</groupName>
  18099. <baseAddress>0xE000ED00</baseAddress>
  18100. <addressBlock>
  18101. <offset>0x0</offset>
  18102. <size>0x41</size>
  18103. <usage>registers</usage>
  18104. </addressBlock>
  18105. <registers>
  18106. <register>
  18107. <name>CPUID</name>
  18108. <displayName>CPUID</displayName>
  18109. <description>CPUID base register</description>
  18110. <addressOffset>0x0</addressOffset>
  18111. <size>0x20</size>
  18112. <access>read-only</access>
  18113. <resetValue>0x410FC241</resetValue>
  18114. <fields>
  18115. <field>
  18116. <name>Revision</name>
  18117. <description>Revision number</description>
  18118. <bitOffset>0</bitOffset>
  18119. <bitWidth>4</bitWidth>
  18120. </field>
  18121. <field>
  18122. <name>PartNo</name>
  18123. <description>Part number of the
  18124. processor</description>
  18125. <bitOffset>4</bitOffset>
  18126. <bitWidth>12</bitWidth>
  18127. </field>
  18128. <field>
  18129. <name>Architecture</name>
  18130. <description>Reads as 0xF</description>
  18131. <bitOffset>16</bitOffset>
  18132. <bitWidth>4</bitWidth>
  18133. </field>
  18134. <field>
  18135. <name>Variant</name>
  18136. <description>Variant number</description>
  18137. <bitOffset>20</bitOffset>
  18138. <bitWidth>4</bitWidth>
  18139. </field>
  18140. <field>
  18141. <name>Implementer</name>
  18142. <description>Implementer code</description>
  18143. <bitOffset>24</bitOffset>
  18144. <bitWidth>8</bitWidth>
  18145. </field>
  18146. </fields>
  18147. </register>
  18148. <register>
  18149. <name>ICSR</name>
  18150. <displayName>ICSR</displayName>
  18151. <description>Interrupt control and state
  18152. register</description>
  18153. <addressOffset>0x4</addressOffset>
  18154. <size>0x20</size>
  18155. <access>read-write</access>
  18156. <resetValue>0x00000000</resetValue>
  18157. <fields>
  18158. <field>
  18159. <name>VECTACTIVE</name>
  18160. <description>Active vector</description>
  18161. <bitOffset>0</bitOffset>
  18162. <bitWidth>9</bitWidth>
  18163. </field>
  18164. <field>
  18165. <name>RETTOBASE</name>
  18166. <description>Return to base level</description>
  18167. <bitOffset>11</bitOffset>
  18168. <bitWidth>1</bitWidth>
  18169. </field>
  18170. <field>
  18171. <name>VECTPENDING</name>
  18172. <description>Pending vector</description>
  18173. <bitOffset>12</bitOffset>
  18174. <bitWidth>7</bitWidth>
  18175. </field>
  18176. <field>
  18177. <name>ISRPENDING</name>
  18178. <description>Interrupt pending flag</description>
  18179. <bitOffset>22</bitOffset>
  18180. <bitWidth>1</bitWidth>
  18181. </field>
  18182. <field>
  18183. <name>PENDSTCLR</name>
  18184. <description>SysTick exception clear-pending
  18185. bit</description>
  18186. <bitOffset>25</bitOffset>
  18187. <bitWidth>1</bitWidth>
  18188. </field>
  18189. <field>
  18190. <name>PENDSTSET</name>
  18191. <description>SysTick exception set-pending
  18192. bit</description>
  18193. <bitOffset>26</bitOffset>
  18194. <bitWidth>1</bitWidth>
  18195. </field>
  18196. <field>
  18197. <name>PENDSVCLR</name>
  18198. <description>PendSV clear-pending bit</description>
  18199. <bitOffset>27</bitOffset>
  18200. <bitWidth>1</bitWidth>
  18201. </field>
  18202. <field>
  18203. <name>PENDSVSET</name>
  18204. <description>PendSV set-pending bit</description>
  18205. <bitOffset>28</bitOffset>
  18206. <bitWidth>1</bitWidth>
  18207. </field>
  18208. <field>
  18209. <name>NMIPENDSET</name>
  18210. <description>NMI set-pending bit.</description>
  18211. <bitOffset>31</bitOffset>
  18212. <bitWidth>1</bitWidth>
  18213. </field>
  18214. </fields>
  18215. </register>
  18216. <register>
  18217. <name>VTOR</name>
  18218. <displayName>VTOR</displayName>
  18219. <description>Vector table offset register</description>
  18220. <addressOffset>0x8</addressOffset>
  18221. <size>0x20</size>
  18222. <access>read-write</access>
  18223. <resetValue>0x00000000</resetValue>
  18224. <fields>
  18225. <field>
  18226. <name>TBLOFF</name>
  18227. <description>Vector table base offset
  18228. field</description>
  18229. <bitOffset>7</bitOffset>
  18230. <bitWidth>25</bitWidth>
  18231. </field>
  18232. </fields>
  18233. </register>
  18234. <register>
  18235. <name>AIRCR</name>
  18236. <displayName>AIRCR</displayName>
  18237. <description>Application interrupt and reset control
  18238. register</description>
  18239. <addressOffset>0xC</addressOffset>
  18240. <size>0x20</size>
  18241. <access>read-write</access>
  18242. <resetValue>0x00000000</resetValue>
  18243. <fields>
  18244. <field>
  18245. <name>VECTCLRACTIVE</name>
  18246. <description>VECTCLRACTIVE</description>
  18247. <bitOffset>1</bitOffset>
  18248. <bitWidth>1</bitWidth>
  18249. </field>
  18250. <field>
  18251. <name>SYSRESETREQ</name>
  18252. <description>SYSRESETREQ</description>
  18253. <bitOffset>2</bitOffset>
  18254. <bitWidth>1</bitWidth>
  18255. </field>
  18256. <field>
  18257. <name>ENDIANESS</name>
  18258. <description>ENDIANESS</description>
  18259. <bitOffset>15</bitOffset>
  18260. <bitWidth>1</bitWidth>
  18261. </field>
  18262. <field>
  18263. <name>VECTKEYSTAT</name>
  18264. <description>Register key</description>
  18265. <bitOffset>16</bitOffset>
  18266. <bitWidth>16</bitWidth>
  18267. </field>
  18268. </fields>
  18269. </register>
  18270. <register>
  18271. <name>SCR</name>
  18272. <displayName>SCR</displayName>
  18273. <description>System control register</description>
  18274. <addressOffset>0x10</addressOffset>
  18275. <size>0x20</size>
  18276. <access>read-write</access>
  18277. <resetValue>0x00000000</resetValue>
  18278. <fields>
  18279. <field>
  18280. <name>SLEEPONEXIT</name>
  18281. <description>SLEEPONEXIT</description>
  18282. <bitOffset>1</bitOffset>
  18283. <bitWidth>1</bitWidth>
  18284. </field>
  18285. <field>
  18286. <name>SLEEPDEEP</name>
  18287. <description>SLEEPDEEP</description>
  18288. <bitOffset>2</bitOffset>
  18289. <bitWidth>1</bitWidth>
  18290. </field>
  18291. <field>
  18292. <name>SEVEONPEND</name>
  18293. <description>Send Event on Pending bit</description>
  18294. <bitOffset>4</bitOffset>
  18295. <bitWidth>1</bitWidth>
  18296. </field>
  18297. </fields>
  18298. </register>
  18299. <register>
  18300. <name>CCR</name>
  18301. <displayName>CCR</displayName>
  18302. <description>Configuration and control
  18303. register</description>
  18304. <addressOffset>0x14</addressOffset>
  18305. <size>0x20</size>
  18306. <access>read-write</access>
  18307. <resetValue>0x00000000</resetValue>
  18308. <fields>
  18309. <field>
  18310. <name>NONBASETHRDENA</name>
  18311. <description>Configures how the processor enters
  18312. Thread mode</description>
  18313. <bitOffset>0</bitOffset>
  18314. <bitWidth>1</bitWidth>
  18315. </field>
  18316. <field>
  18317. <name>USERSETMPEND</name>
  18318. <description>USERSETMPEND</description>
  18319. <bitOffset>1</bitOffset>
  18320. <bitWidth>1</bitWidth>
  18321. </field>
  18322. <field>
  18323. <name>UNALIGN__TRP</name>
  18324. <description>UNALIGN_ TRP</description>
  18325. <bitOffset>3</bitOffset>
  18326. <bitWidth>1</bitWidth>
  18327. </field>
  18328. <field>
  18329. <name>DIV_0_TRP</name>
  18330. <description>DIV_0_TRP</description>
  18331. <bitOffset>4</bitOffset>
  18332. <bitWidth>1</bitWidth>
  18333. </field>
  18334. <field>
  18335. <name>BFHFNMIGN</name>
  18336. <description>BFHFNMIGN</description>
  18337. <bitOffset>8</bitOffset>
  18338. <bitWidth>1</bitWidth>
  18339. </field>
  18340. <field>
  18341. <name>STKALIGN</name>
  18342. <description>STKALIGN</description>
  18343. <bitOffset>9</bitOffset>
  18344. <bitWidth>1</bitWidth>
  18345. </field>
  18346. </fields>
  18347. </register>
  18348. <register>
  18349. <name>SHPR2</name>
  18350. <displayName>SHPR2</displayName>
  18351. <description>System handler priority
  18352. registers</description>
  18353. <addressOffset>0x1C</addressOffset>
  18354. <size>0x20</size>
  18355. <access>read-write</access>
  18356. <resetValue>0x00000000</resetValue>
  18357. <fields>
  18358. <field>
  18359. <name>PRI_11</name>
  18360. <description>Priority of system handler
  18361. 11</description>
  18362. <bitOffset>24</bitOffset>
  18363. <bitWidth>8</bitWidth>
  18364. </field>
  18365. </fields>
  18366. </register>
  18367. <register>
  18368. <name>SHPR3</name>
  18369. <displayName>SHPR3</displayName>
  18370. <description>System handler priority
  18371. registers</description>
  18372. <addressOffset>0x20</addressOffset>
  18373. <size>0x20</size>
  18374. <access>read-write</access>
  18375. <resetValue>0x00000000</resetValue>
  18376. <fields>
  18377. <field>
  18378. <name>PRI_14</name>
  18379. <description>Priority of system handler
  18380. 14</description>
  18381. <bitOffset>16</bitOffset>
  18382. <bitWidth>8</bitWidth>
  18383. </field>
  18384. <field>
  18385. <name>PRI_15</name>
  18386. <description>Priority of system handler
  18387. 15</description>
  18388. <bitOffset>24</bitOffset>
  18389. <bitWidth>8</bitWidth>
  18390. </field>
  18391. </fields>
  18392. </register>
  18393. </registers>
  18394. </peripheral>
  18395. <peripheral>
  18396. <name>VREFBUF</name>
  18397. <description>System configuration controller</description>
  18398. <groupName>VREFBUF</groupName>
  18399. <baseAddress>0x40010030</baseAddress>
  18400. <addressBlock>
  18401. <offset>0x0</offset>
  18402. <size>0x50</size>
  18403. <usage>registers</usage>
  18404. </addressBlock>
  18405. <registers>
  18406. <register>
  18407. <name>CSR</name>
  18408. <displayName>CSR</displayName>
  18409. <description>VREFBUF control and status
  18410. register</description>
  18411. <addressOffset>0x0</addressOffset>
  18412. <size>0x20</size>
  18413. <resetValue>0x00000002</resetValue>
  18414. <fields>
  18415. <field>
  18416. <name>ENVR</name>
  18417. <description>Voltage reference buffer mode enable
  18418. This bit is used to enable the voltage reference
  18419. buffer mode.</description>
  18420. <bitOffset>0</bitOffset>
  18421. <bitWidth>1</bitWidth>
  18422. <access>read-write</access>
  18423. </field>
  18424. <field>
  18425. <name>HIZ</name>
  18426. <description>High impedance mode This bit controls
  18427. the analog switch to connect or not the VREF+ pin.
  18428. Refer to Table196: VREF buffer modes for the mode
  18429. descriptions depending on ENVR bit
  18430. configuration.</description>
  18431. <bitOffset>1</bitOffset>
  18432. <bitWidth>1</bitWidth>
  18433. <access>read-write</access>
  18434. </field>
  18435. <field>
  18436. <name>VRR</name>
  18437. <description>Voltage reference buffer
  18438. ready</description>
  18439. <bitOffset>3</bitOffset>
  18440. <bitWidth>1</bitWidth>
  18441. <access>read-only</access>
  18442. </field>
  18443. <field>
  18444. <name>VRS</name>
  18445. <description>Voltage reference scale These bits
  18446. select the value generated by the voltage reference
  18447. buffer. Other: Reserved</description>
  18448. <bitOffset>4</bitOffset>
  18449. <bitWidth>3</bitWidth>
  18450. <access>read-write</access>
  18451. </field>
  18452. </fields>
  18453. </register>
  18454. <register>
  18455. <name>CCR</name>
  18456. <displayName>CCR</displayName>
  18457. <description>VREFBUF calibration control
  18458. register</description>
  18459. <addressOffset>0x4</addressOffset>
  18460. <size>0x20</size>
  18461. <access>read-write</access>
  18462. <resetValue>0x00000000</resetValue>
  18463. <fields>
  18464. <field>
  18465. <name>TRIM</name>
  18466. <description>Trimming code These bits are
  18467. automatically initialized after reset with the
  18468. trimming value stored in the Flash memory during the
  18469. production test. Writing into these bits allows to
  18470. tune the internal reference buffer
  18471. voltage.</description>
  18472. <bitOffset>0</bitOffset>
  18473. <bitWidth>6</bitWidth>
  18474. </field>
  18475. </fields>
  18476. </register>
  18477. </registers>
  18478. </peripheral>
  18479. <peripheral>
  18480. <name>DBG</name>
  18481. <description>MCU debug component</description>
  18482. <groupName>DBG</groupName>
  18483. <baseAddress>0x40015800</baseAddress>
  18484. <addressBlock>
  18485. <offset>0x0</offset>
  18486. <size>0x400</size>
  18487. <usage>registers</usage>
  18488. </addressBlock>
  18489. <registers>
  18490. <register>
  18491. <name>IDCODE</name>
  18492. <displayName>IDCODE</displayName>
  18493. <description>DBGMCU_IDCODE</description>
  18494. <addressOffset>0x0</addressOffset>
  18495. <size>0x20</size>
  18496. <access>read-only</access>
  18497. <resetValue>0x00000000</resetValue>
  18498. <fields>
  18499. <field>
  18500. <name>DEV_ID</name>
  18501. <description>Device identifier</description>
  18502. <bitOffset>0</bitOffset>
  18503. <bitWidth>12</bitWidth>
  18504. </field>
  18505. <field>
  18506. <name>REV_ID</name>
  18507. <description>Revision identifie</description>
  18508. <bitOffset>16</bitOffset>
  18509. <bitWidth>16</bitWidth>
  18510. </field>
  18511. </fields>
  18512. </register>
  18513. <register>
  18514. <name>CR</name>
  18515. <displayName>CR</displayName>
  18516. <description>Debug MCU configuration
  18517. register</description>
  18518. <addressOffset>0x4</addressOffset>
  18519. <size>0x20</size>
  18520. <access>read-write</access>
  18521. <resetValue>0x00000000</resetValue>
  18522. <fields>
  18523. <field>
  18524. <name>DBG_STOP</name>
  18525. <description>Debug Stop mode</description>
  18526. <bitOffset>1</bitOffset>
  18527. <bitWidth>1</bitWidth>
  18528. </field>
  18529. <field>
  18530. <name>DBG_STANDBY</name>
  18531. <description>Debug Standby mode</description>
  18532. <bitOffset>2</bitOffset>
  18533. <bitWidth>1</bitWidth>
  18534. </field>
  18535. </fields>
  18536. </register>
  18537. <register>
  18538. <name>APB_FZ1</name>
  18539. <displayName>APB_FZ1</displayName>
  18540. <description>Debug MCU APB1 freeze
  18541. register1</description>
  18542. <addressOffset>0x8</addressOffset>
  18543. <size>0x20</size>
  18544. <access>read-write</access>
  18545. <resetValue>0x00000000</resetValue>
  18546. <fields>
  18547. <field>
  18548. <name>DBG_TIM2_STOP</name>
  18549. <description>TIM2 counter stopped when core is
  18550. halted</description>
  18551. <bitOffset>0</bitOffset>
  18552. <bitWidth>1</bitWidth>
  18553. </field>
  18554. <field>
  18555. <name>DBG_TIM3_STOP</name>
  18556. <description>TIM3 counter stopped when core is
  18557. halted</description>
  18558. <bitOffset>1</bitOffset>
  18559. <bitWidth>1</bitWidth>
  18560. </field>
  18561. <field>
  18562. <name>DBG_RTC_STOP</name>
  18563. <description>RTC counter stopped when core is
  18564. halted</description>
  18565. <bitOffset>10</bitOffset>
  18566. <bitWidth>1</bitWidth>
  18567. </field>
  18568. <field>
  18569. <name>DBG_WWDG_STOP</name>
  18570. <description>Window watchdog counter stopped when
  18571. core is halted</description>
  18572. <bitOffset>11</bitOffset>
  18573. <bitWidth>1</bitWidth>
  18574. </field>
  18575. <field>
  18576. <name>DBG_IWDG_STOP</name>
  18577. <description>Independent watchdog counter stopped
  18578. when core is halted</description>
  18579. <bitOffset>12</bitOffset>
  18580. <bitWidth>1</bitWidth>
  18581. </field>
  18582. <field>
  18583. <name>DBG_I2C1_STOP</name>
  18584. <description>I2C1 SMBUS timeout counter stopped when
  18585. core is halted</description>
  18586. <bitOffset>21</bitOffset>
  18587. <bitWidth>1</bitWidth>
  18588. </field>
  18589. </fields>
  18590. </register>
  18591. <register>
  18592. <name>APB_FZ2</name>
  18593. <displayName>APB_FZ2</displayName>
  18594. <description>Debug MCU APB1 freeze register
  18595. 2</description>
  18596. <addressOffset>0xC</addressOffset>
  18597. <size>0x20</size>
  18598. <access>read-write</access>
  18599. <resetValue>0x00000000</resetValue>
  18600. <fields>
  18601. <field>
  18602. <name>DBG_TIM1_STOP</name>
  18603. <description>TIM1 counter stopped when core is
  18604. halted</description>
  18605. <bitOffset>11</bitOffset>
  18606. <bitWidth>1</bitWidth>
  18607. </field>
  18608. <field>
  18609. <name>DBG_TIM14_STOP</name>
  18610. <description>DBG_TIM14_STOP</description>
  18611. <bitOffset>15</bitOffset>
  18612. <bitWidth>1</bitWidth>
  18613. </field>
  18614. <field>
  18615. <name>DBG_TIM16_STOP</name>
  18616. <description>DBG_TIM16_STOP</description>
  18617. <bitOffset>17</bitOffset>
  18618. <bitWidth>1</bitWidth>
  18619. </field>
  18620. <field>
  18621. <name>DBG_TIM17_STOP</name>
  18622. <description>DBG_TIM17_STOP</description>
  18623. <bitOffset>18</bitOffset>
  18624. <bitWidth>1</bitWidth>
  18625. </field>
  18626. </fields>
  18627. </register>
  18628. </registers>
  18629. </peripheral>
  18630. <peripheral>
  18631. <name>NVIC_STIR</name>
  18632. <description>Nested vectored interrupt
  18633. controller</description>
  18634. <groupName>NVIC</groupName>
  18635. <baseAddress>0xE000EF00</baseAddress>
  18636. <addressBlock>
  18637. <offset>0x0</offset>
  18638. <size>0x5</size>
  18639. <usage>registers</usage>
  18640. </addressBlock>
  18641. <registers>
  18642. <register>
  18643. <name>STIR</name>
  18644. <displayName>STIR</displayName>
  18645. <description>Software trigger interrupt
  18646. register</description>
  18647. <addressOffset>0x0</addressOffset>
  18648. <size>0x20</size>
  18649. <access>read-write</access>
  18650. <resetValue>0x00000000</resetValue>
  18651. <fields>
  18652. <field>
  18653. <name>INTID</name>
  18654. <description>Software generated interrupt
  18655. ID</description>
  18656. <bitOffset>0</bitOffset>
  18657. <bitWidth>9</bitWidth>
  18658. </field>
  18659. </fields>
  18660. </register>
  18661. </registers>
  18662. </peripheral>
  18663. <peripheral>
  18664. <name>SCB_ACTRL</name>
  18665. <description>System control block ACTLR</description>
  18666. <groupName>SCB</groupName>
  18667. <baseAddress>0xE000E008</baseAddress>
  18668. <addressBlock>
  18669. <offset>0x0</offset>
  18670. <size>0x5</size>
  18671. <usage>registers</usage>
  18672. </addressBlock>
  18673. <registers>
  18674. <register>
  18675. <name>ACTRL</name>
  18676. <displayName>ACTRL</displayName>
  18677. <description>Auxiliary control register</description>
  18678. <addressOffset>0x0</addressOffset>
  18679. <size>0x20</size>
  18680. <access>read-write</access>
  18681. <resetValue>0x00000000</resetValue>
  18682. <fields>
  18683. <field>
  18684. <name>DISMCYCINT</name>
  18685. <description>DISMCYCINT</description>
  18686. <bitOffset>0</bitOffset>
  18687. <bitWidth>1</bitWidth>
  18688. </field>
  18689. <field>
  18690. <name>DISDEFWBUF</name>
  18691. <description>DISDEFWBUF</description>
  18692. <bitOffset>1</bitOffset>
  18693. <bitWidth>1</bitWidth>
  18694. </field>
  18695. <field>
  18696. <name>DISFOLD</name>
  18697. <description>DISFOLD</description>
  18698. <bitOffset>2</bitOffset>
  18699. <bitWidth>1</bitWidth>
  18700. </field>
  18701. <field>
  18702. <name>DISFPCA</name>
  18703. <description>DISFPCA</description>
  18704. <bitOffset>8</bitOffset>
  18705. <bitWidth>1</bitWidth>
  18706. </field>
  18707. <field>
  18708. <name>DISOOFP</name>
  18709. <description>DISOOFP</description>
  18710. <bitOffset>9</bitOffset>
  18711. <bitWidth>1</bitWidth>
  18712. </field>
  18713. </fields>
  18714. </register>
  18715. </registers>
  18716. </peripheral>
  18717. <peripheral>
  18718. <name>FPU_CPACR</name>
  18719. <description>Floating point unit CPACR</description>
  18720. <groupName>FPU</groupName>
  18721. <baseAddress>0xE000ED88</baseAddress>
  18722. <addressBlock>
  18723. <offset>0x0</offset>
  18724. <size>0x5</size>
  18725. <usage>registers</usage>
  18726. </addressBlock>
  18727. <registers>
  18728. <register>
  18729. <name>CPACR</name>
  18730. <displayName>CPACR</displayName>
  18731. <description>Coprocessor access control
  18732. register</description>
  18733. <addressOffset>0x0</addressOffset>
  18734. <size>0x20</size>
  18735. <access>read-write</access>
  18736. <resetValue>0x0000000</resetValue>
  18737. <fields>
  18738. <field>
  18739. <name>CP</name>
  18740. <description>CP</description>
  18741. <bitOffset>20</bitOffset>
  18742. <bitWidth>4</bitWidth>
  18743. </field>
  18744. </fields>
  18745. </register>
  18746. </registers>
  18747. </peripheral>
  18748. <peripheral>
  18749. <name>FPU</name>
  18750. <description>Floting point unit</description>
  18751. <groupName>FPU</groupName>
  18752. <baseAddress>0xE000EF34</baseAddress>
  18753. <addressBlock>
  18754. <offset>0x0</offset>
  18755. <size>0xD</size>
  18756. <usage>registers</usage>
  18757. </addressBlock>
  18758. <registers>
  18759. <register>
  18760. <name>FPCCR</name>
  18761. <displayName>FPCCR</displayName>
  18762. <description>Floating-point context control
  18763. register</description>
  18764. <addressOffset>0x0</addressOffset>
  18765. <size>0x20</size>
  18766. <access>read-write</access>
  18767. <resetValue>0x00000000</resetValue>
  18768. <fields>
  18769. <field>
  18770. <name>LSPACT</name>
  18771. <description>LSPACT</description>
  18772. <bitOffset>0</bitOffset>
  18773. <bitWidth>1</bitWidth>
  18774. </field>
  18775. <field>
  18776. <name>USER</name>
  18777. <description>USER</description>
  18778. <bitOffset>1</bitOffset>
  18779. <bitWidth>1</bitWidth>
  18780. </field>
  18781. <field>
  18782. <name>THREAD</name>
  18783. <description>THREAD</description>
  18784. <bitOffset>3</bitOffset>
  18785. <bitWidth>1</bitWidth>
  18786. </field>
  18787. <field>
  18788. <name>HFRDY</name>
  18789. <description>HFRDY</description>
  18790. <bitOffset>4</bitOffset>
  18791. <bitWidth>1</bitWidth>
  18792. </field>
  18793. <field>
  18794. <name>MMRDY</name>
  18795. <description>MMRDY</description>
  18796. <bitOffset>5</bitOffset>
  18797. <bitWidth>1</bitWidth>
  18798. </field>
  18799. <field>
  18800. <name>BFRDY</name>
  18801. <description>BFRDY</description>
  18802. <bitOffset>6</bitOffset>
  18803. <bitWidth>1</bitWidth>
  18804. </field>
  18805. <field>
  18806. <name>MONRDY</name>
  18807. <description>MONRDY</description>
  18808. <bitOffset>8</bitOffset>
  18809. <bitWidth>1</bitWidth>
  18810. </field>
  18811. <field>
  18812. <name>LSPEN</name>
  18813. <description>LSPEN</description>
  18814. <bitOffset>30</bitOffset>
  18815. <bitWidth>1</bitWidth>
  18816. </field>
  18817. <field>
  18818. <name>ASPEN</name>
  18819. <description>ASPEN</description>
  18820. <bitOffset>31</bitOffset>
  18821. <bitWidth>1</bitWidth>
  18822. </field>
  18823. </fields>
  18824. </register>
  18825. <register>
  18826. <name>FPCAR</name>
  18827. <displayName>FPCAR</displayName>
  18828. <description>Floating-point context address
  18829. register</description>
  18830. <addressOffset>0x4</addressOffset>
  18831. <size>0x20</size>
  18832. <access>read-write</access>
  18833. <resetValue>0x00000000</resetValue>
  18834. <fields>
  18835. <field>
  18836. <name>ADDRESS</name>
  18837. <description>Location of unpopulated
  18838. floating-point</description>
  18839. <bitOffset>3</bitOffset>
  18840. <bitWidth>29</bitWidth>
  18841. </field>
  18842. </fields>
  18843. </register>
  18844. <register>
  18845. <name>FPSCR</name>
  18846. <displayName>FPSCR</displayName>
  18847. <description>Floating-point status control
  18848. register</description>
  18849. <addressOffset>0x8</addressOffset>
  18850. <size>0x20</size>
  18851. <access>read-write</access>
  18852. <resetValue>0x00000000</resetValue>
  18853. <fields>
  18854. <field>
  18855. <name>IOC</name>
  18856. <description>Invalid operation cumulative exception
  18857. bit</description>
  18858. <bitOffset>0</bitOffset>
  18859. <bitWidth>1</bitWidth>
  18860. </field>
  18861. <field>
  18862. <name>DZC</name>
  18863. <description>Division by zero cumulative exception
  18864. bit.</description>
  18865. <bitOffset>1</bitOffset>
  18866. <bitWidth>1</bitWidth>
  18867. </field>
  18868. <field>
  18869. <name>OFC</name>
  18870. <description>Overflow cumulative exception
  18871. bit</description>
  18872. <bitOffset>2</bitOffset>
  18873. <bitWidth>1</bitWidth>
  18874. </field>
  18875. <field>
  18876. <name>UFC</name>
  18877. <description>Underflow cumulative exception
  18878. bit</description>
  18879. <bitOffset>3</bitOffset>
  18880. <bitWidth>1</bitWidth>
  18881. </field>
  18882. <field>
  18883. <name>IXC</name>
  18884. <description>Inexact cumulative exception
  18885. bit</description>
  18886. <bitOffset>4</bitOffset>
  18887. <bitWidth>1</bitWidth>
  18888. </field>
  18889. <field>
  18890. <name>IDC</name>
  18891. <description>Input denormal cumulative exception
  18892. bit.</description>
  18893. <bitOffset>7</bitOffset>
  18894. <bitWidth>1</bitWidth>
  18895. </field>
  18896. <field>
  18897. <name>RMode</name>
  18898. <description>Rounding Mode control
  18899. field</description>
  18900. <bitOffset>22</bitOffset>
  18901. <bitWidth>2</bitWidth>
  18902. </field>
  18903. <field>
  18904. <name>FZ</name>
  18905. <description>Flush-to-zero mode control
  18906. bit:</description>
  18907. <bitOffset>24</bitOffset>
  18908. <bitWidth>1</bitWidth>
  18909. </field>
  18910. <field>
  18911. <name>DN</name>
  18912. <description>Default NaN mode control
  18913. bit</description>
  18914. <bitOffset>25</bitOffset>
  18915. <bitWidth>1</bitWidth>
  18916. </field>
  18917. <field>
  18918. <name>AHP</name>
  18919. <description>Alternative half-precision control
  18920. bit</description>
  18921. <bitOffset>26</bitOffset>
  18922. <bitWidth>1</bitWidth>
  18923. </field>
  18924. <field>
  18925. <name>V</name>
  18926. <description>Overflow condition code
  18927. flag</description>
  18928. <bitOffset>28</bitOffset>
  18929. <bitWidth>1</bitWidth>
  18930. </field>
  18931. <field>
  18932. <name>C</name>
  18933. <description>Carry condition code flag</description>
  18934. <bitOffset>29</bitOffset>
  18935. <bitWidth>1</bitWidth>
  18936. </field>
  18937. <field>
  18938. <name>Z</name>
  18939. <description>Zero condition code flag</description>
  18940. <bitOffset>30</bitOffset>
  18941. <bitWidth>1</bitWidth>
  18942. </field>
  18943. <field>
  18944. <name>N</name>
  18945. <description>Negative condition code
  18946. flag</description>
  18947. <bitOffset>31</bitOffset>
  18948. <bitWidth>1</bitWidth>
  18949. </field>
  18950. </fields>
  18951. </register>
  18952. </registers>
  18953. </peripheral>
  18954. <peripheral>
  18955. <name>SYSCFG_ITLINE</name>
  18956. <description>System configuration controller</description>
  18957. <groupName>SYSCFG</groupName>
  18958. <baseAddress>0x40010080</baseAddress>
  18959. <addressBlock>
  18960. <offset>0x0</offset>
  18961. <size>0x180</size>
  18962. <usage>registers</usage>
  18963. </addressBlock>
  18964. <registers>
  18965. <register>
  18966. <name>ITLINE0</name>
  18967. <displayName>ITLINE0</displayName>
  18968. <description>interrupt line 0 status
  18969. register</description>
  18970. <addressOffset>0x80</addressOffset>
  18971. <size>0x20</size>
  18972. <access>read-only</access>
  18973. <resetValue>0x00000000</resetValue>
  18974. <fields>
  18975. <field>
  18976. <name>WWDG</name>
  18977. <description>Window watchdog interrupt pending
  18978. flag</description>
  18979. <bitOffset>0</bitOffset>
  18980. <bitWidth>1</bitWidth>
  18981. </field>
  18982. </fields>
  18983. </register>
  18984. <register>
  18985. <name>ITLINE1</name>
  18986. <displayName>ITLINE1</displayName>
  18987. <description>interrupt line 1 status
  18988. register</description>
  18989. <addressOffset>0x84</addressOffset>
  18990. <size>0x20</size>
  18991. <access>read-only</access>
  18992. <resetValue>0x00000000</resetValue>
  18993. <fields>
  18994. <field>
  18995. <name>PVDOUT</name>
  18996. <description>PVD supply monitoring interrupt request
  18997. pending (EXTI line 16).</description>
  18998. <bitOffset>0</bitOffset>
  18999. <bitWidth>1</bitWidth>
  19000. </field>
  19001. </fields>
  19002. </register>
  19003. <register>
  19004. <name>ITLINE2</name>
  19005. <displayName>ITLINE2</displayName>
  19006. <description>interrupt line 2 status
  19007. register</description>
  19008. <addressOffset>0x88</addressOffset>
  19009. <size>0x20</size>
  19010. <access>read-only</access>
  19011. <resetValue>0x00000000</resetValue>
  19012. <fields>
  19013. <field>
  19014. <name>TAMP</name>
  19015. <description>TAMP</description>
  19016. <bitOffset>0</bitOffset>
  19017. <bitWidth>1</bitWidth>
  19018. </field>
  19019. <field>
  19020. <name>RTC</name>
  19021. <description>RTC</description>
  19022. <bitOffset>1</bitOffset>
  19023. <bitWidth>1</bitWidth>
  19024. </field>
  19025. </fields>
  19026. </register>
  19027. <register>
  19028. <name>ITLINE3</name>
  19029. <displayName>ITLINE3</displayName>
  19030. <description>interrupt line 3 status
  19031. register</description>
  19032. <addressOffset>0x8C</addressOffset>
  19033. <size>0x20</size>
  19034. <access>read-only</access>
  19035. <resetValue>0x00000000</resetValue>
  19036. <fields>
  19037. <field>
  19038. <name>FLASH_ITF</name>
  19039. <description>FLASH_ITF</description>
  19040. <bitOffset>0</bitOffset>
  19041. <bitWidth>1</bitWidth>
  19042. </field>
  19043. <field>
  19044. <name>FLASH_ECC</name>
  19045. <description>FLASH_ECC</description>
  19046. <bitOffset>1</bitOffset>
  19047. <bitWidth>1</bitWidth>
  19048. </field>
  19049. </fields>
  19050. </register>
  19051. <register>
  19052. <name>ITLINE4</name>
  19053. <displayName>ITLINE4</displayName>
  19054. <description>interrupt line 4 status
  19055. register</description>
  19056. <addressOffset>0x90</addressOffset>
  19057. <size>0x20</size>
  19058. <access>read-only</access>
  19059. <resetValue>0x00000000</resetValue>
  19060. <fields>
  19061. <field>
  19062. <name>RCC</name>
  19063. <description>RCC</description>
  19064. <bitOffset>0</bitOffset>
  19065. <bitWidth>1</bitWidth>
  19066. </field>
  19067. </fields>
  19068. </register>
  19069. <register>
  19070. <name>ITLINE5</name>
  19071. <displayName>ITLINE5</displayName>
  19072. <description>interrupt line 5 status
  19073. register</description>
  19074. <addressOffset>0x94</addressOffset>
  19075. <size>0x20</size>
  19076. <access>read-only</access>
  19077. <resetValue>0x00000000</resetValue>
  19078. <fields>
  19079. <field>
  19080. <name>EXTI0</name>
  19081. <description>EXTI0</description>
  19082. <bitOffset>0</bitOffset>
  19083. <bitWidth>1</bitWidth>
  19084. </field>
  19085. <field>
  19086. <name>EXTI1</name>
  19087. <description>EXTI1</description>
  19088. <bitOffset>1</bitOffset>
  19089. <bitWidth>1</bitWidth>
  19090. </field>
  19091. </fields>
  19092. </register>
  19093. <register>
  19094. <name>ITLINE6</name>
  19095. <displayName>ITLINE6</displayName>
  19096. <description>interrupt line 6 status
  19097. register</description>
  19098. <addressOffset>0x98</addressOffset>
  19099. <size>0x20</size>
  19100. <access>read-only</access>
  19101. <resetValue>0x00000000</resetValue>
  19102. <fields>
  19103. <field>
  19104. <name>EXTI2</name>
  19105. <description>EXTI2</description>
  19106. <bitOffset>0</bitOffset>
  19107. <bitWidth>1</bitWidth>
  19108. </field>
  19109. <field>
  19110. <name>EXTI3</name>
  19111. <description>EXTI3</description>
  19112. <bitOffset>1</bitOffset>
  19113. <bitWidth>1</bitWidth>
  19114. </field>
  19115. </fields>
  19116. </register>
  19117. <register>
  19118. <name>ITLINE7</name>
  19119. <displayName>ITLINE7</displayName>
  19120. <description>interrupt line 7 status
  19121. register</description>
  19122. <addressOffset>0x9C</addressOffset>
  19123. <size>0x20</size>
  19124. <access>read-only</access>
  19125. <resetValue>0x00000000</resetValue>
  19126. <fields>
  19127. <field>
  19128. <name>EXTI4</name>
  19129. <description>EXTI4</description>
  19130. <bitOffset>0</bitOffset>
  19131. <bitWidth>1</bitWidth>
  19132. </field>
  19133. <field>
  19134. <name>EXTI5</name>
  19135. <description>EXTI5</description>
  19136. <bitOffset>1</bitOffset>
  19137. <bitWidth>1</bitWidth>
  19138. </field>
  19139. <field>
  19140. <name>EXTI6</name>
  19141. <description>EXTI6</description>
  19142. <bitOffset>2</bitOffset>
  19143. <bitWidth>1</bitWidth>
  19144. </field>
  19145. <field>
  19146. <name>EXTI7</name>
  19147. <description>EXTI7</description>
  19148. <bitOffset>3</bitOffset>
  19149. <bitWidth>1</bitWidth>
  19150. </field>
  19151. <field>
  19152. <name>EXTI8</name>
  19153. <description>EXTI8</description>
  19154. <bitOffset>4</bitOffset>
  19155. <bitWidth>1</bitWidth>
  19156. </field>
  19157. <field>
  19158. <name>EXTI9</name>
  19159. <description>EXTI9</description>
  19160. <bitOffset>5</bitOffset>
  19161. <bitWidth>1</bitWidth>
  19162. </field>
  19163. <field>
  19164. <name>EXTI10</name>
  19165. <description>EXTI10</description>
  19166. <bitOffset>6</bitOffset>
  19167. <bitWidth>1</bitWidth>
  19168. </field>
  19169. <field>
  19170. <name>EXTI11</name>
  19171. <description>EXTI11</description>
  19172. <bitOffset>7</bitOffset>
  19173. <bitWidth>1</bitWidth>
  19174. </field>
  19175. <field>
  19176. <name>EXTI12</name>
  19177. <description>EXTI12</description>
  19178. <bitOffset>8</bitOffset>
  19179. <bitWidth>1</bitWidth>
  19180. </field>
  19181. <field>
  19182. <name>EXTI13</name>
  19183. <description>EXTI13</description>
  19184. <bitOffset>9</bitOffset>
  19185. <bitWidth>1</bitWidth>
  19186. </field>
  19187. <field>
  19188. <name>EXTI14</name>
  19189. <description>EXTI14</description>
  19190. <bitOffset>10</bitOffset>
  19191. <bitWidth>1</bitWidth>
  19192. </field>
  19193. <field>
  19194. <name>EXTI15</name>
  19195. <description>EXTI15</description>
  19196. <bitOffset>11</bitOffset>
  19197. <bitWidth>1</bitWidth>
  19198. </field>
  19199. </fields>
  19200. </register>
  19201. <register>
  19202. <name>ITLINE9</name>
  19203. <displayName>ITLINE9</displayName>
  19204. <description>interrupt line 9 status
  19205. register</description>
  19206. <addressOffset>0xA4</addressOffset>
  19207. <size>0x20</size>
  19208. <access>read-only</access>
  19209. <resetValue>0x00000000</resetValue>
  19210. <fields>
  19211. <field>
  19212. <name>DMA1_CH1</name>
  19213. <description>DMA1_CH1</description>
  19214. <bitOffset>0</bitOffset>
  19215. <bitWidth>1</bitWidth>
  19216. </field>
  19217. </fields>
  19218. </register>
  19219. <register>
  19220. <name>ITLINE10</name>
  19221. <displayName>ITLINE10</displayName>
  19222. <description>interrupt line 10 status
  19223. register</description>
  19224. <addressOffset>0xA8</addressOffset>
  19225. <size>0x20</size>
  19226. <access>read-only</access>
  19227. <resetValue>0x00000000</resetValue>
  19228. <fields>
  19229. <field>
  19230. <name>DMA1_CH2</name>
  19231. <description>DMA1_CH1</description>
  19232. <bitOffset>0</bitOffset>
  19233. <bitWidth>1</bitWidth>
  19234. </field>
  19235. <field>
  19236. <name>DMA1_CH3</name>
  19237. <description>DMA1_CH3</description>
  19238. <bitOffset>1</bitOffset>
  19239. <bitWidth>1</bitWidth>
  19240. </field>
  19241. </fields>
  19242. </register>
  19243. <register>
  19244. <name>ITLINE11</name>
  19245. <displayName>ITLINE11</displayName>
  19246. <description>interrupt line 11 status
  19247. register</description>
  19248. <addressOffset>0xAC</addressOffset>
  19249. <size>0x20</size>
  19250. <access>read-only</access>
  19251. <resetValue>0x00000000</resetValue>
  19252. <fields>
  19253. <field>
  19254. <name>DMAMUX</name>
  19255. <description>DMAMUX</description>
  19256. <bitOffset>0</bitOffset>
  19257. <bitWidth>1</bitWidth>
  19258. </field>
  19259. <field>
  19260. <name>DMA1_CH4</name>
  19261. <description>DMA1_CH4</description>
  19262. <bitOffset>1</bitOffset>
  19263. <bitWidth>1</bitWidth>
  19264. </field>
  19265. <field>
  19266. <name>DMA1_CH5</name>
  19267. <description>DMA1_CH5</description>
  19268. <bitOffset>2</bitOffset>
  19269. <bitWidth>1</bitWidth>
  19270. </field>
  19271. </fields>
  19272. </register>
  19273. <register>
  19274. <name>ITLINE12</name>
  19275. <displayName>ITLINE12</displayName>
  19276. <description>interrupt line 12 status
  19277. register</description>
  19278. <addressOffset>0xB0</addressOffset>
  19279. <size>0x20</size>
  19280. <access>read-only</access>
  19281. <resetValue>0x00000000</resetValue>
  19282. <fields>
  19283. <field>
  19284. <name>ADC</name>
  19285. <description>ADC</description>
  19286. <bitOffset>0</bitOffset>
  19287. <bitWidth>1</bitWidth>
  19288. </field>
  19289. </fields>
  19290. </register>
  19291. <register>
  19292. <name>ITLINE13</name>
  19293. <displayName>ITLINE13</displayName>
  19294. <description>interrupt line 13 status
  19295. register</description>
  19296. <addressOffset>0xB4</addressOffset>
  19297. <size>0x20</size>
  19298. <access>read-only</access>
  19299. <resetValue>0x00000000</resetValue>
  19300. <fields>
  19301. <field>
  19302. <name>TIM1_CCU</name>
  19303. <description>TIM1_CCU</description>
  19304. <bitOffset>0</bitOffset>
  19305. <bitWidth>1</bitWidth>
  19306. </field>
  19307. <field>
  19308. <name>TIM1_TRG</name>
  19309. <description>TIM1_TRG</description>
  19310. <bitOffset>1</bitOffset>
  19311. <bitWidth>1</bitWidth>
  19312. </field>
  19313. <field>
  19314. <name>TIM1_UPD</name>
  19315. <description>TIM1_UPD</description>
  19316. <bitOffset>2</bitOffset>
  19317. <bitWidth>1</bitWidth>
  19318. </field>
  19319. <field>
  19320. <name>TIM1_BRK</name>
  19321. <description>TIM1_BRK</description>
  19322. <bitOffset>3</bitOffset>
  19323. <bitWidth>1</bitWidth>
  19324. </field>
  19325. </fields>
  19326. </register>
  19327. <register>
  19328. <name>ITLINE14</name>
  19329. <displayName>ITLINE14</displayName>
  19330. <description>interrupt line 14 status
  19331. register</description>
  19332. <addressOffset>0xB8</addressOffset>
  19333. <size>0x20</size>
  19334. <access>read-only</access>
  19335. <resetValue>0x00000000</resetValue>
  19336. <fields>
  19337. <field>
  19338. <name>TIM1_CC</name>
  19339. <description>TIM1_CC</description>
  19340. <bitOffset>0</bitOffset>
  19341. <bitWidth>1</bitWidth>
  19342. </field>
  19343. </fields>
  19344. </register>
  19345. <register>
  19346. <name>ITLINE15</name>
  19347. <displayName>ITLINE15</displayName>
  19348. <description>interrupt line 15 status
  19349. register</description>
  19350. <addressOffset>0xBC</addressOffset>
  19351. <size>0x20</size>
  19352. <access>read-only</access>
  19353. <resetValue>0x00000000</resetValue>
  19354. <fields>
  19355. <field>
  19356. <name>TIM2</name>
  19357. <description>TIM2</description>
  19358. <bitOffset>0</bitOffset>
  19359. <bitWidth>1</bitWidth>
  19360. </field>
  19361. </fields>
  19362. </register>
  19363. <register>
  19364. <name>ITLINE16</name>
  19365. <displayName>ITLINE16</displayName>
  19366. <description>interrupt line 16 status
  19367. register</description>
  19368. <addressOffset>0xC0</addressOffset>
  19369. <size>0x20</size>
  19370. <access>read-only</access>
  19371. <resetValue>0x00000000</resetValue>
  19372. <fields>
  19373. <field>
  19374. <name>TIM3</name>
  19375. <description>TIM3</description>
  19376. <bitOffset>0</bitOffset>
  19377. <bitWidth>1</bitWidth>
  19378. </field>
  19379. </fields>
  19380. </register>
  19381. <register>
  19382. <name>ITLINE19</name>
  19383. <displayName>ITLINE19</displayName>
  19384. <description>interrupt line 19 status
  19385. register</description>
  19386. <addressOffset>0xCC</addressOffset>
  19387. <size>0x20</size>
  19388. <access>read-only</access>
  19389. <resetValue>0x00000000</resetValue>
  19390. <fields>
  19391. <field>
  19392. <name>TIM14</name>
  19393. <description>TIM14</description>
  19394. <bitOffset>0</bitOffset>
  19395. <bitWidth>1</bitWidth>
  19396. </field>
  19397. </fields>
  19398. </register>
  19399. <register>
  19400. <name>ITLINE21</name>
  19401. <displayName>ITLINE21</displayName>
  19402. <description>interrupt line 21 status
  19403. register</description>
  19404. <addressOffset>0xD4</addressOffset>
  19405. <size>0x20</size>
  19406. <access>read-only</access>
  19407. <resetValue>0x00000000</resetValue>
  19408. <fields>
  19409. <field>
  19410. <name>TIM16</name>
  19411. <description>TIM16</description>
  19412. <bitOffset>0</bitOffset>
  19413. <bitWidth>1</bitWidth>
  19414. </field>
  19415. </fields>
  19416. </register>
  19417. <register>
  19418. <name>ITLINE22</name>
  19419. <displayName>ITLINE22</displayName>
  19420. <description>interrupt line 22 status
  19421. register</description>
  19422. <addressOffset>0xD8</addressOffset>
  19423. <size>0x20</size>
  19424. <access>read-only</access>
  19425. <resetValue>0x00000000</resetValue>
  19426. <fields>
  19427. <field>
  19428. <name>TIM17</name>
  19429. <description>TIM17</description>
  19430. <bitOffset>0</bitOffset>
  19431. <bitWidth>1</bitWidth>
  19432. </field>
  19433. </fields>
  19434. </register>
  19435. <register>
  19436. <name>ITLINE23</name>
  19437. <displayName>ITLINE23</displayName>
  19438. <description>interrupt line 23 status
  19439. register</description>
  19440. <addressOffset>0xDC</addressOffset>
  19441. <size>0x20</size>
  19442. <access>read-only</access>
  19443. <resetValue>0x00000000</resetValue>
  19444. <fields>
  19445. <field>
  19446. <name>I2C1</name>
  19447. <description>I2C1</description>
  19448. <bitOffset>0</bitOffset>
  19449. <bitWidth>1</bitWidth>
  19450. </field>
  19451. </fields>
  19452. </register>
  19453. <register>
  19454. <name>ITLINE24</name>
  19455. <displayName>ITLINE24</displayName>
  19456. <description>interrupt line 24 status
  19457. register</description>
  19458. <addressOffset>0xE0</addressOffset>
  19459. <size>0x20</size>
  19460. <access>read-only</access>
  19461. <resetValue>0x00000000</resetValue>
  19462. <fields>
  19463. <field>
  19464. <name>I2C2</name>
  19465. <description>I2C2</description>
  19466. <bitOffset>0</bitOffset>
  19467. <bitWidth>1</bitWidth>
  19468. </field>
  19469. </fields>
  19470. </register>
  19471. <register>
  19472. <name>ITLINE25</name>
  19473. <displayName>ITLINE25</displayName>
  19474. <description>interrupt line 25 status
  19475. register</description>
  19476. <addressOffset>0xE4</addressOffset>
  19477. <size>0x20</size>
  19478. <access>read-only</access>
  19479. <resetValue>0x00000000</resetValue>
  19480. <fields>
  19481. <field>
  19482. <name>SPI1</name>
  19483. <description>SPI1</description>
  19484. <bitOffset>0</bitOffset>
  19485. <bitWidth>1</bitWidth>
  19486. </field>
  19487. </fields>
  19488. </register>
  19489. <register>
  19490. <name>ITLINE26</name>
  19491. <displayName>ITLINE26</displayName>
  19492. <description>interrupt line 26 status
  19493. register</description>
  19494. <addressOffset>0xE8</addressOffset>
  19495. <size>0x20</size>
  19496. <access>read-only</access>
  19497. <resetValue>0x00000000</resetValue>
  19498. <fields>
  19499. <field>
  19500. <name>SPI2</name>
  19501. <description>SPI2</description>
  19502. <bitOffset>0</bitOffset>
  19503. <bitWidth>1</bitWidth>
  19504. </field>
  19505. </fields>
  19506. </register>
  19507. <register>
  19508. <name>ITLINE27</name>
  19509. <displayName>ITLINE27</displayName>
  19510. <description>interrupt line 27 status
  19511. register</description>
  19512. <addressOffset>0xEC</addressOffset>
  19513. <size>0x20</size>
  19514. <access>read-only</access>
  19515. <resetValue>0x00000000</resetValue>
  19516. <fields>
  19517. <field>
  19518. <name>USART1</name>
  19519. <description>USART1</description>
  19520. <bitOffset>0</bitOffset>
  19521. <bitWidth>1</bitWidth>
  19522. </field>
  19523. </fields>
  19524. </register>
  19525. <register>
  19526. <name>ITLINE28</name>
  19527. <displayName>ITLINE28</displayName>
  19528. <description>interrupt line 28 status
  19529. register</description>
  19530. <addressOffset>0xF0</addressOffset>
  19531. <size>0x20</size>
  19532. <access>read-only</access>
  19533. <resetValue>0x00000000</resetValue>
  19534. <fields>
  19535. <field>
  19536. <name>USART2</name>
  19537. <description>USART2</description>
  19538. <bitOffset>0</bitOffset>
  19539. <bitWidth>1</bitWidth>
  19540. </field>
  19541. </fields>
  19542. </register>
  19543. <register>
  19544. <name>ITLINE29</name>
  19545. <displayName>ITLINE29</displayName>
  19546. <description>interrupt line 29 status
  19547. register</description>
  19548. <addressOffset>0xF4</addressOffset>
  19549. <size>0x20</size>
  19550. <access>read-only</access>
  19551. <resetValue>0x00000000</resetValue>
  19552. <fields>
  19553. <field>
  19554. <name>USART5</name>
  19555. <description>USART5</description>
  19556. <bitOffset>2</bitOffset>
  19557. <bitWidth>1</bitWidth>
  19558. </field>
  19559. </fields>
  19560. </register>
  19561. </registers>
  19562. </peripheral>
  19563. </peripherals>
  19564. </device>