stm32g0xx_ll_spi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /**
  2. ******************************************************************************
  3. * @file stm32g0xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2018 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #if defined(USE_FULL_LL_DRIVER)
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "stm32g0xx_ll_spi.h"
  22. #include "stm32g0xx_ll_bus.h"
  23. #include "stm32g0xx_ll_rcc.h"
  24. #ifdef USE_FULL_ASSERT
  25. #include "stm32_assert.h"
  26. #else
  27. #define assert_param(expr) ((void)0U)
  28. #endif /* USE_FULL_ASSERT */
  29. /** @addtogroup STM32G0xx_LL_Driver
  30. * @{
  31. */
  32. #if defined (SPI1) || defined (SPI2) || defined (SPI3)
  33. /** @addtogroup SPI_LL
  34. * @{
  35. */
  36. /* Private types -------------------------------------------------------------*/
  37. /* Private variables ---------------------------------------------------------*/
  38. /* Private constants ---------------------------------------------------------*/
  39. /** @defgroup SPI_LL_Private_Constants SPI Private Constants
  40. * @{
  41. */
  42. /* SPI registers Masks */
  43. #define SPI_CR1_CLEAR_MASK (SPI_CR1_CPHA | SPI_CR1_CPOL | SPI_CR1_MSTR | \
  44. SPI_CR1_BR | SPI_CR1_LSBFIRST | SPI_CR1_SSI | \
  45. SPI_CR1_SSM | SPI_CR1_RXONLY | SPI_CR1_CRCL | \
  46. SPI_CR1_CRCNEXT | SPI_CR1_CRCEN | SPI_CR1_BIDIOE | \
  47. SPI_CR1_BIDIMODE)
  48. /**
  49. * @}
  50. */
  51. /* Private macros ------------------------------------------------------------*/
  52. /** @defgroup SPI_LL_Private_Macros SPI Private Macros
  53. * @{
  54. */
  55. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  56. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  57. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  58. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  59. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  60. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  61. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_4BIT) \
  62. || ((__VALUE__) == LL_SPI_DATAWIDTH_5BIT) \
  63. || ((__VALUE__) == LL_SPI_DATAWIDTH_6BIT) \
  64. || ((__VALUE__) == LL_SPI_DATAWIDTH_7BIT) \
  65. || ((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  66. || ((__VALUE__) == LL_SPI_DATAWIDTH_9BIT) \
  67. || ((__VALUE__) == LL_SPI_DATAWIDTH_10BIT) \
  68. || ((__VALUE__) == LL_SPI_DATAWIDTH_11BIT) \
  69. || ((__VALUE__) == LL_SPI_DATAWIDTH_12BIT) \
  70. || ((__VALUE__) == LL_SPI_DATAWIDTH_13BIT) \
  71. || ((__VALUE__) == LL_SPI_DATAWIDTH_14BIT) \
  72. || ((__VALUE__) == LL_SPI_DATAWIDTH_15BIT) \
  73. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT))
  74. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  75. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  76. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  77. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  78. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  79. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  80. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  81. #define IS_LL_SPI_BAUDRATE(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  82. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  83. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  84. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  85. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  86. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  87. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  88. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  89. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  90. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  91. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  92. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  93. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1U)
  94. /**
  95. * @}
  96. */
  97. /* Private function prototypes -----------------------------------------------*/
  98. /* Exported functions --------------------------------------------------------*/
  99. /** @addtogroup SPI_LL_Exported_Functions
  100. * @{
  101. */
  102. /** @addtogroup SPI_LL_EF_Init
  103. * @{
  104. */
  105. /**
  106. * @brief De-initialize the SPI registers to their default reset values.
  107. * @param SPIx SPI Instance
  108. * @retval An ErrorStatus enumeration value:
  109. * - SUCCESS: SPI registers are de-initialized
  110. * - ERROR: SPI registers are not de-initialized
  111. */
  112. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  113. {
  114. ErrorStatus status = ERROR;
  115. /* Check the parameters */
  116. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  117. #if defined(SPI1)
  118. if (SPIx == SPI1)
  119. {
  120. /* Force reset of SPI clock */
  121. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  122. /* Release reset of SPI clock */
  123. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  124. status = SUCCESS;
  125. }
  126. #endif /* SPI1 */
  127. #if defined(SPI2)
  128. if (SPIx == SPI2)
  129. {
  130. /* Force reset of SPI clock */
  131. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  132. /* Release reset of SPI clock */
  133. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  134. status = SUCCESS;
  135. }
  136. #endif /* SPI2 */
  137. #if defined(SPI3)
  138. if (SPIx == SPI3)
  139. {
  140. /* Force reset of SPI clock */
  141. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  142. /* Release reset of SPI clock */
  143. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  144. status = SUCCESS;
  145. }
  146. #endif /* SPI3 */
  147. return status;
  148. }
  149. /**
  150. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  151. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  152. * SPI peripheral should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  153. * @param SPIx SPI Instance
  154. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  155. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  156. */
  157. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  158. {
  159. ErrorStatus status = ERROR;
  160. /* Check the SPI Instance SPIx*/
  161. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  162. /* Check the SPI parameters from SPI_InitStruct*/
  163. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  164. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  165. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  166. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  167. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  168. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  169. assert_param(IS_LL_SPI_BAUDRATE(SPI_InitStruct->BaudRate));
  170. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  171. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  172. if (LL_SPI_IsEnabled(SPIx) == 0x00000000U)
  173. {
  174. /*---------------------------- SPIx CR1 Configuration ------------------------
  175. * Configure SPIx CR1 with parameters:
  176. * - TransferDirection: SPI_CR1_BIDIMODE, SPI_CR1_BIDIOE and SPI_CR1_RXONLY bits
  177. * - Master/Slave Mode: SPI_CR1_MSTR bit
  178. * - ClockPolarity: SPI_CR1_CPOL bit
  179. * - ClockPhase: SPI_CR1_CPHA bit
  180. * - NSS management: SPI_CR1_SSM bit
  181. * - BaudRate prescaler: SPI_CR1_BR[2:0] bits
  182. * - BitOrder: SPI_CR1_LSBFIRST bit
  183. * - CRCCalculation: SPI_CR1_CRCEN bit
  184. */
  185. MODIFY_REG(SPIx->CR1,
  186. SPI_CR1_CLEAR_MASK,
  187. SPI_InitStruct->TransferDirection | SPI_InitStruct->Mode |
  188. SPI_InitStruct->ClockPolarity | SPI_InitStruct->ClockPhase |
  189. SPI_InitStruct->NSS | SPI_InitStruct->BaudRate |
  190. SPI_InitStruct->BitOrder | SPI_InitStruct->CRCCalculation);
  191. /*---------------------------- SPIx CR2 Configuration ------------------------
  192. * Configure SPIx CR2 with parameters:
  193. * - DataWidth: DS[3:0] bits
  194. * - NSS management: SSOE bit
  195. */
  196. MODIFY_REG(SPIx->CR2,
  197. SPI_CR2_DS | SPI_CR2_SSOE,
  198. SPI_InitStruct->DataWidth | (SPI_InitStruct->NSS >> 16U));
  199. /* Set Rx FIFO to Quarter (1 Byte) in case of 8 Bits mode. No DataPacking by default */
  200. if (SPI_InitStruct->DataWidth < LL_SPI_DATAWIDTH_9BIT)
  201. {
  202. LL_SPI_SetRxFIFOThreshold(SPIx, LL_SPI_RX_FIFO_TH_QUARTER);
  203. }
  204. /*---------------------------- SPIx CRCPR Configuration ----------------------
  205. * Configure SPIx CRCPR with parameters:
  206. * - CRCPoly: CRCPOLY[15:0] bits
  207. */
  208. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  209. {
  210. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  211. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  212. }
  213. status = SUCCESS;
  214. }
  215. #if defined (SPI_I2S_SUPPORT)
  216. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  217. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  218. #endif /* SPI_I2S_SUPPORT */
  219. return status;
  220. }
  221. /**
  222. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  223. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  224. * whose fields will be set to default values.
  225. * @retval None
  226. */
  227. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  228. {
  229. /* Set SPI_InitStruct fields to default values */
  230. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  231. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  232. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  233. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  234. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  235. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  236. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  237. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  238. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  239. SPI_InitStruct->CRCPoly = 7U;
  240. }
  241. /**
  242. * @}
  243. */
  244. /**
  245. * @}
  246. */
  247. /**
  248. * @}
  249. */
  250. #if defined(SPI_I2S_SUPPORT)
  251. /** @addtogroup I2S_LL
  252. * @{
  253. */
  254. /* Private types -------------------------------------------------------------*/
  255. /* Private variables ---------------------------------------------------------*/
  256. /* Private constants ---------------------------------------------------------*/
  257. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  258. * @{
  259. */
  260. /* I2S registers Masks */
  261. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  262. SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
  263. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  264. #define I2S_I2SPR_CLEAR_MASK 0x0002U
  265. /**
  266. * @}
  267. */
  268. /* Private macros ------------------------------------------------------------*/
  269. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  270. * @{
  271. */
  272. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  273. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  274. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  275. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  276. #define IS_LL_I2S_CPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  277. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  278. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  279. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  280. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  281. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  282. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  283. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  284. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  285. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  286. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX))
  287. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  288. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  289. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  290. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  291. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  292. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) >= 0x2U)
  293. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  294. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  295. /**
  296. * @}
  297. */
  298. /* Private function prototypes -----------------------------------------------*/
  299. /* Exported functions --------------------------------------------------------*/
  300. /** @addtogroup I2S_LL_Exported_Functions
  301. * @{
  302. */
  303. /** @addtogroup I2S_LL_EF_Init
  304. * @{
  305. */
  306. /**
  307. * @brief De-initialize the SPI/I2S registers to their default reset values.
  308. * @param SPIx SPI Instance
  309. * @retval An ErrorStatus enumeration value:
  310. * - SUCCESS: SPI registers are de-initialized
  311. * - ERROR: SPI registers are not de-initialized
  312. */
  313. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  314. {
  315. return LL_SPI_DeInit(SPIx);
  316. }
  317. /**
  318. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  319. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  320. * SPI peripheral should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  321. * @param SPIx SPI Instance
  322. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  323. * @retval An ErrorStatus enumeration value:
  324. * - SUCCESS: SPI registers are Initialized
  325. * - ERROR: SPI registers are not Initialized
  326. */
  327. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  328. {
  329. uint32_t i2sdiv = 2U;
  330. uint32_t i2sodd = 0U;
  331. uint32_t packetlength = 1U;
  332. uint32_t tmp;
  333. LL_RCC_ClocksTypeDef rcc_clocks;
  334. uint32_t sourceclock;
  335. ErrorStatus status = ERROR;
  336. /* Check the I2S parameters */
  337. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  338. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  339. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  340. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  341. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  342. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  343. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  344. if (LL_I2S_IsEnabled(SPIx) == 0x00000000U)
  345. {
  346. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  347. * Configure SPIx I2SCFGR with parameters:
  348. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  349. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  350. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  351. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  352. */
  353. /* Write to SPIx I2SCFGR */
  354. MODIFY_REG(SPIx->I2SCFGR,
  355. I2S_I2SCFGR_CLEAR_MASK,
  356. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  357. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  358. SPI_I2SCFGR_I2SMOD);
  359. /*---------------------------- SPIx I2SPR Configuration ----------------------
  360. * Configure SPIx I2SPR with parameters:
  361. * - MCLKOutput: SPI_I2SPR_MCKOE bit
  362. * - AudioFreq: SPI_I2SPR_I2SDIV[7:0] and SPI_I2SPR_ODD bits
  363. */
  364. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  365. * else, default values are used: i2sodd = 0U, i2sdiv = 2U.
  366. */
  367. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  368. {
  369. /* Check the frame length (For the Prescaler computing)
  370. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  371. */
  372. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  373. {
  374. /* Packet length is 32 bits */
  375. packetlength = 2U;
  376. }
  377. /* I2S Clock source is System clock: Get System Clock frequency */
  378. LL_RCC_GetSystemClocksFreq(&rcc_clocks);
  379. /* Get the source clock value: based on System Clock value */
  380. sourceclock = rcc_clocks.SYSCLK_Frequency;
  381. /* Compute the Real divider depending on the MCLK output state with a floating point */
  382. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  383. {
  384. /* MCLK output is enabled */
  385. tmp = (((((sourceclock / 256U) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  386. }
  387. else
  388. {
  389. /* MCLK output is disabled */
  390. tmp = (((((sourceclock / (32U * packetlength)) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  391. }
  392. /* Remove the floating point */
  393. tmp = tmp / 10U;
  394. /* Check the parity of the divider */
  395. i2sodd = (tmp & (uint16_t)0x0001U);
  396. /* Compute the i2sdiv prescaler */
  397. i2sdiv = ((tmp - i2sodd) / 2U);
  398. /* Get the Mask for the Odd bit (SPI_I2SPR[8]) register */
  399. i2sodd = (i2sodd << 8U);
  400. }
  401. /* Test if the divider is 1 or 0 or greater than 0xFF */
  402. if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
  403. {
  404. /* Set the default values */
  405. i2sdiv = 2U;
  406. i2sodd = 0U;
  407. }
  408. /* Write to SPIx I2SPR register the computed value */
  409. WRITE_REG(SPIx->I2SPR, i2sdiv | i2sodd | I2S_InitStruct->MCLKOutput);
  410. status = SUCCESS;
  411. }
  412. return status;
  413. }
  414. /**
  415. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  416. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  417. * whose fields will be set to default values.
  418. * @retval None
  419. */
  420. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  421. {
  422. /*--------------- Reset I2S init structure parameters values -----------------*/
  423. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  424. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  425. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  426. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  427. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  428. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  429. }
  430. /**
  431. * @brief Set linear and parity prescaler.
  432. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  433. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  434. * @param SPIx SPI Instance
  435. * @param PrescalerLinear value Min_Data=0x02 and Max_Data=0xFF.
  436. * @param PrescalerParity This parameter can be one of the following values:
  437. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  438. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  439. * @retval None
  440. */
  441. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  442. {
  443. /* Check the I2S parameters */
  444. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  445. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  446. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  447. /* Write to SPIx I2SPR */
  448. MODIFY_REG(SPIx->I2SPR, SPI_I2SPR_I2SDIV | SPI_I2SPR_ODD, PrescalerLinear | (PrescalerParity << 8U));
  449. }
  450. /**
  451. * @}
  452. */
  453. /**
  454. * @}
  455. */
  456. /**
  457. * @}
  458. */
  459. #endif /* SPI_I2S_SUPPORT */
  460. #endif /* defined (SPI1) || defined (SPI2) || defined (SPI3) */
  461. /**
  462. * @}
  463. */
  464. #endif /* USE_FULL_LL_DRIVER */
  465. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/